Patents by Inventor Hiromoto Sakaki

Hiromoto Sakaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5856926
    Abstract: An incremental logic synthesis system for generating an optimized circuit from given logic, wherein the optimized circuit satisfies a design constriction.
    Type: Grant
    Filed: February 7, 1996
    Date of Patent: January 5, 1999
    Assignees: Hitachi, Ltd., Hitachi Software Engineering Co., Ltd.
    Inventors: Kazuhiko Matsumoto, Takao Shinsha, Nobuyuki Hayashi, Hiromoto Sakaki, Miyako Tandai, Yasunori Yamada, Takahiro Nakata, Kaoru Moriwaki, Junji Koshishita
  • Patent number: 5745373
    Abstract: A logic circuit generating method and apparatus generating logic circuits of a circuit system by minimizing the fan-out count of cells or cell macros constituting information specific to the circuit system. According to the method, a Boolean expression and the polarities of its input/output variables are input from a design master file of the apparatus. The Boolean expression is then transformed into a two-branch tree composed of nodes represented by the logical operators of that expression. In the two-branch tree, the nodes representing a parent and a child logical operator are converted into a single node, whereby a multiple-branch tree is generated. That is, a plurality of gates are connected to a single net, or signal line. A cell library is referenced so that cells are assigned initially to the multiple-branch tree thus obtained. The initial cell assignment is performed preferentially starting from the cell whose fan-out count is the largest.
    Type: Grant
    Filed: March 13, 1995
    Date of Patent: April 28, 1998
    Assignee: Hitachi, Ltd.
    Inventors: Hiroo Watai, Akira Yamaoka, Kazuhiko Matsumoto, Hiromoto Sakaki