Patents by Inventor Hiroshi Kayamoto

Hiroshi Kayamoto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5323359
    Abstract: A noise resistant static memory device is presented which is capable of reading correct data from the memory cells even in the presence of a sharp pulse noise. This is achieved by providing a signal change detection circuit which detects that a extraneous signal having a very short pulse width has been included in the read out data. In the conventional design based on auto power-down system, this type of sharp pulse will result in the destruction of the latched data because of automatic resetting of the memory read out circuit. In the invented device, resetting is nullified simultaneously with the detection of the noise signal, thereby enabling the data read out circuit to read the data again, thereby enabling to repeat the reading step. The device thus provides noise-resistant reliable memory read out performance.
    Type: Grant
    Filed: April 13, 1993
    Date of Patent: June 21, 1994
    Assignee: Seiko Epson Corporation
    Inventors: Hiroshi Kayamoto, Yasunobu Tokuda