Patents by Inventor Hiroto Utsunomiya
Hiroto Utsunomiya has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10075662Abstract: A solid-state image pickup device includes a column ADC realizing higher precision and higher-speed conversion. Converters converts a signal of each pixels output via a corresponding vertical read line to a digital value by sequentially executing first to N-th (N: integer of three or larger) conversion stages. In the first to (N?1)th conversion stages, each converter determines a value of upper bits including the most significant bit of a digital value by comparing the voltage at a retention stage with a reference voltage while changing the voltage at a retention node. In the N-th conversion stage, each converter determines a value of remaining bits to the least significant bit by comparing the voltage at the retention node with the reference voltage while continuously changing the voltage at the retention node in a range of the voltage step in the (N?1)th conversion stage or a range exceeding the range.Type: GrantFiled: June 22, 2015Date of Patent: September 11, 2018Assignee: Renesas Electronics CorporationInventors: Shunsuke Kizuna, Katsumi Dosaka, Hiroto Utsunomiya
-
Patent number: 9560300Abstract: There is provided a solid-state image pickup device including ADCs that can be arranged in a limited space. The potential of a pixel signal outputted through a vertical readout line is held at a node. A plurality of capacitors are capacitively coupled to the node at which the pixel signal is held. The potential of the node is decreased in a stepwise manner by sequentially switching the voltages of the counter electrodes of the capacitors by the control of transistors. A comparator compares the potential of the node with the potential of the dark state of the pixel, and determines the upper bits of a digital value when the potential of the node becomes lower than the potential of the dark state. Following this, the conversion of the lower bits of the digital value is started. Therefore, it is possible to simplify the configuration of each ADC and arrange each ADC in a limited space.Type: GrantFiled: March 28, 2016Date of Patent: January 31, 2017Assignee: RENESAS ELECTRONICS CORPORATIONInventors: Hiroto Utsunomiya, Katsumi Dosaka, Hiroshi Kato, Fukashi Morishita, Fumiyasu Sasaki
-
Publication number: 20160212367Abstract: There is provided a solid-state image pickup device including ADCs that can be arranged in a limited space. The potential of a pixel signal outputted through a vertical readout line is held at a node. A plurality of capacitors are capacitively coupled to the node at which the pixel signal is held. The potential of the node is decreased in a stepwise manner by sequentially switching the voltages of the counter electrodes of the capacitors by the control of transistors. A comparator compares the potential of the node with the potential of the dark state of the pixel, and determines the upper bits of a digital value when the potential of the node becomes lower than the potential of the dark state. Following this, the conversion of the lower bits of the digital value is started. Therefore, it is possible to simplify the configuration of each ADC and arrange each ADC in a limited space.Type: ApplicationFiled: March 28, 2016Publication date: July 21, 2016Inventors: Hiroto UTSUNOMIYA, Katsumi DOSAKA, Hiroshi KATO, Fukashi MORISHITA, Fumiyasu SASAKI
-
Patent number: 9300892Abstract: There is provided a solid-state image pickup device including ADCs that can be arranged in a limited space. The potential of a pixel signal outputted through a vertical readout line is held at a node. A plurality of capacitors are capacitively coupled to the node at which the pixel signal is held. The potential of the node is decreased in a stepwise manner by sequentially switching the voltages of the counter electrodes of the capacitors by the control of transistors. A comparator compares the potential of the node with the potential of the dark state of the pixel, and determines the upper bits of a digital value when the potential of the node becomes lower than the potential of the dark state. Following this, the conversion of the lower bits of the digital value is started. Therefore, it is possible to simplify the configuration of each ADC and arrange each ADC in a limited space.Type: GrantFiled: April 18, 2014Date of Patent: March 29, 2016Assignee: RENESAS ELECTRONICS CORPORATIONInventors: Hiroto Utsunomiya, Katsumi Dosaka, Hiroshi Kato, Fukashi Morishita, Fumiyasu Sasaki
-
Publication number: 20150288904Abstract: A solid-state image pickup device includes a column ADC realizing higher precision and higher-speed conversion. Converters converts a signal of each pixels output via a corresponding vertical read line to a digital value by sequentially executing first to N-th (N: integer of three or larger) conversion stages. In the first to (N?1)th conversion stages, each converter determines a value of upper bits including the most significant bit of a digital value by comparing the voltage at a retention stage with a reference voltage while changing the voltage at a retention node. In the N-th conversion stage, each converter determines a value of remaining bits to the least significant bit by comparing the voltage at the retention node with the reference voltage while continuously changing the voltage at the retention node in a range of the voltage step in the (N?1)th conversion stage or a range exceeding the range.Type: ApplicationFiled: June 22, 2015Publication date: October 8, 2015Applicant: Renesas Electronics CorporationInventors: SHUNSUKE KIZUNA, Katsumi DOSAKA, Hiroto UTSUNOMIYA
-
Patent number: 9106859Abstract: A solid-state image pickup device includes a column ADC realizing higher precision and higher-speed conversion. Converters converts a signal of each pixels output via a corresponding vertical read line to a digital value by sequentially executing first to N-th (N: integer of three or larger) conversion stages. In the first to (N?1)th conversion stages, each converter determines a value of upper bits including the most significant bit of a digital value by comparing the voltage at a retention stage with a reference voltage while changing the voltage at a retention node. In the N-th conversion stage, each converter determines a value of remaining bits to the least significant bit by comparing the voltage at the retention node with the reference voltage while continuously changing the voltage at the retention node in a range of the voltage step in the (N?1)th conversion stage or a range exceeding the range.Type: GrantFiled: October 26, 2012Date of Patent: August 11, 2015Assignee: Renesas Electronics CorporationInventors: Shunsuke Kizuna, Katsumi Dosaka, Hiroto Utsunomiya
-
Publication number: 20140226049Abstract: There is provided a solid-state image pickup device including ADCs that can be arranged in a limited space. The potential of a pixel signal outputted through a vertical readout line is held at a node. A plurality of capacitors are capacitively coupled to the node at which the pixel signal is held. The potential of the node is decreased in a stepwise manner by sequentially switching the voltages of the counter electrodes of the capacitors by the control of transistors. A comparator compares the potential of the node with the potential of the dark state of the pixel, and determines the upper bits of a digital value when the potential of the node becomes lower than the potential of the dark state. Following this, the conversion of the lower bits of the digital value is started. Therefore, it is possible to simplify the configuration of each ADC and arrange each ADC in a limited space.Type: ApplicationFiled: April 18, 2014Publication date: August 14, 2014Applicant: RENESAS ELECTRONICS CORPORATIONInventors: Hiroto UTSUNOMIYA, Katsumi DOSAKA, Hiroshi KATO, Fukashi MORISHITA, Fumiyasu SASAKI
-
Patent number: 8736732Abstract: There is provided a solid-state image pickup device including ADCs that can be arranged in a limited space. The potential of a pixel signal outputted through a vertical readout line is held at a node. A plurality of capacitors are capacitively coupled to the node at which the pixel signal is held. The potential of the node is decreased in a stepwise manner by sequentially switching the voltages of the counter electrodes of the capacitors by the control of transistors. A comparator compares the potential of the node with the potential of the dark state of the pixel, and determines the upper bits of a digital value when the potential of the node becomes lower than the potential of the dark state. Following this, the conversion of the lower bits of the digital value is started. Therefore, it is possible to simplify the configuration of each ADC and arrange each ADC in a limited space.Type: GrantFiled: March 11, 2010Date of Patent: May 27, 2014Assignee: Renesas Electronics CorporationInventors: Hiroto Utsunomiya, Katsumi Dosaka, Hiroshi Kato, Fukashi Morishita, Fumiyasu Sasaki
-
Publication number: 20100231768Abstract: There is provided a solid-state image pickup device including ADCs that can be arranged in a limited space. The potential of a pixel signal outputted through a vertical readout line is held at a node. A plurality of capacitors are capacitively coupled to the node at which the pixel signal is held. The potential of the node is decreased in a stepwise manner by sequentially switching the voltages of the counter electrodes of the capacitors by the control of transistors. A comparator compares the potential of the node with the potential of the dark state of the pixel, and determines the upper bits of a digital value when the potential of the node becomes lower than the potential of the dark state. Following this, the conversion of the lower bits of the digital value is started. Therefore, it is possible to simplify the configuration of each ADC and arrange each ADC in a limited space.Type: ApplicationFiled: March 11, 2010Publication date: September 16, 2010Inventors: Hiroto Utsunomiya, Katsumi Dosaka, Hiroshi Kato, Fukashi Morishita, Fumiyasu Sasaki
-
Publication number: 20080030336Abstract: A technique that can reduce a size of a circuit in a radio receiver device such as a reader-writer device of RFID is provided. In a semiconductor integrated circuit device (IC) used for a transceiver such as a reader-writer in a UHF band electronic tag system, an operating unit including a multiplier, an adder, and a register is disposed between a baseband signal generating unit and a DAC unit. By this structure, an ASK modulation depth and a DC bias of an ASK modulation signal can be adjusted with a simple configuration.Type: ApplicationFiled: July 31, 2007Publication date: February 7, 2008Inventors: Takefumi ENDO, Hiroto Utsunomiya, Akihiro Takano, Seiichi Iwata, Kazuyoshi Watanabe