Patents by Inventor Hirotoshi Sasaki

Hirotoshi Sasaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9030887
    Abstract: A semiconductor memory device includes an address decoder to decode an address specifying pseudo-multiport cells in memory blocks, a first word line driver to output a word line selection signal selecting one of word lines of one of the pseudo-multiport cells based on a row address in the address, and a second word line driver having an output part to output the word line selection signal into one of a pair of the word lines of the pseudo-multiport cell, and a NOR logic part to output NOR of the word line selection signal and a read/write selection signal into the other one of the pair of the word lines, the read/write selection signal selecting writing or reading operations. The second word line driver activates the pair of the word lines for writing data, and activates one of the pair of the word lines for reading data.
    Type: Grant
    Filed: August 23, 2013
    Date of Patent: May 12, 2015
    Assignee: FUJITSU Limited
    Inventor: Hirotoshi Sasaki
  • Publication number: 20140078834
    Abstract: A semiconductor memory device includes an address decoder to decode an address specifying pseudo-multiport cells in memory blocks, a first word line driver to output a word line selection signal selecting one of word lines of one of the pseudo-multiport cells based on a row address in the address, and a second word line driver having an output part to output the word line selection signal into one of a pair of the word lines of the pseudo-multiport cell, and a NOR logic part to output NOR of the word line selection signal and a read/write selection signal into the other one of the pair of the word lines, the read/write selection signal selecting writing or reading operations. The second word line driver activates the pair of the word lines for writing data, and activates one of the pair of the word lines for reading data.
    Type: Application
    Filed: August 23, 2013
    Publication date: March 20, 2014
    Applicant: FUJITSU LIMITED
    Inventor: HIROTOSHI SASAKI
  • Patent number: 8395961
    Abstract: A semiconductor memory device includes a plurality of memory cells, a plurality of bit lines respectively connected to the memory cells, a plurality of first and second word lines respectively connected to the memory cells, a plurality of first drivers for driving the first word lines selected during a read operation, and a plurality of second drivers for driving the second word lines selected during a write operation, the second driver having a different drive capability from the first driver's.
    Type: Grant
    Filed: June 8, 2010
    Date of Patent: March 12, 2013
    Assignee: Fujitsu Limited
    Inventors: Hirotoshi Sasaki, Yukitoshi Hanafusa
  • Patent number: 8363506
    Abstract: A semiconductor memory device includes a plurality of memory cells, a plurality of bit lines respectively connected to the memory cells, a plurality of first and second word lines respectively connected to the memory cells, a plurality of first drivers for driving the first word lines selected during a read operation, and a plurality of second drivers for driving the second word lines selected during a write operation, the second driver having a different drive capability from the first driver's.
    Type: Grant
    Filed: June 8, 2010
    Date of Patent: January 29, 2013
    Assignee: Fujitsu Limited
    Inventors: Hirotoshi Sasaki, Yukitoshi Hanafusa
  • Patent number: 7889576
    Abstract: This invention provides static random access memory (SRAM). The SRAM has a plurality of memory cells arranged in row and column directions. The plurality of memory cells each have a latch circuit in which input and output terminals of a pair of inverters are cross-connected and which maintains complementary levels at a pair of storage nodes, and a pair of write transistors provided between the pair of storage nodes and a prescribed power supply voltage. Further, the gate potentials of the pair of write transistors are respectively controlled according to a row address, a column address, and write data.
    Type: Grant
    Filed: March 26, 2009
    Date of Patent: February 15, 2011
    Assignee: Fujitsu Limited
    Inventor: Hirotoshi Sasaki
  • Publication number: 20100329068
    Abstract: A semiconductor memory device includes a plurality of memory cells, a plurality of bit lines respectively connected to the memory cells, a plurality of first and second word lines respectively connected to the memory cells, a plurality of first drivers for driving the first word lines selected during a read operation, and a plurality of second drivers for driving the second word lines selected during a write operation, the second driver having a different drive capability from the first driver's.
    Type: Application
    Filed: June 8, 2010
    Publication date: December 30, 2010
    Applicant: FUJITSU LIMITED
    Inventors: HIROTOSHI SASAKI, YUKITOSHI HANAFUSA
  • Publication number: 20090244955
    Abstract: This invention provides static random access memory (SRAM). The SRAM has a plurality of memory cells arranged in row and column directions. The plurality of memory cells each have a latch circuit in which input and output terminals of a pair of inverters are cross-connected and which maintains complementary levels at a pair of storage nodes, and a pair of write transistors provided between the pair of storage nodes and a prescribed power supply voltage. Further, the gate potentials of the pair of write transistors are respectively controlled according to a row address, a column address, and write data.
    Type: Application
    Filed: March 26, 2009
    Publication date: October 1, 2009
    Applicant: FUJITSU LIMITED
    Inventor: Hirotoshi SASAKI