Patents by Inventor Hiroyuki Shine

Hiroyuki Shine has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7321320
    Abstract: A digital sum value (DSV) control apparatus inserts a DC control bit for each DC control block. The apparatus includes a first DSV accumulated value comparator for setting a target flag to a DC control bit for a first DC control block, a second DSV accumulated value comparator for comparing a first DSV accumulated value accumulated and calculated from DSV values of the first DC control block with a second DSV accumulated value accumulated and calculated from DSV values of a plurality of DC control blocks subsequent to the first DC control block, and a DC control bit determination output section for determining a value of a DC control bit for the first control block according to an output of the first and the second DSV accumulated value comparators.
    Type: Grant
    Filed: August 2, 2006
    Date of Patent: January 22, 2008
    Assignee: NEC Electronics Corporation
    Inventor: Hiroyuki Shine
  • Publication number: 20070172008
    Abstract: A synchronization detection circuit in which serial data received is collated to a predetermined matching pattern in a synchronization detection window to generate a detection level having a value corresponding to the degree of conformity to the matching pattern and in case a pattern is detected, whose detection level exceeds a preset threshold value, the pattern so detected is indicative of a synchronization signal. During the time before detection of the synchronization signal pattern, the maximum value of past detection level is retained. In case a pattern of the detection level of a value higher than the maximum value, as retained, is detected, the past detection level is updated and the detection of the pattern corresponding to the detection level of the higher value is considered to indicate detection of a provisional synchronization signal. Accordingly, a reset signal for re-synchronization of data take-in timing is output.
    Type: Application
    Filed: January 10, 2007
    Publication date: July 26, 2007
    Applicant: NEC ELECTRONIC CORPORATION
    Inventor: Hiroyuki Shine
  • Publication number: 20070030193
    Abstract: A digital sum value (DSV) control apparatus inserts a DC control bit for each DC control block. The apparatus includes a first DSV accumulated value comparator for setting a target flag to a DC control bit for a first DC control block, a second DSV accumulated value comparator for comparing a first DSV accumulated value accumulated and calculated from DSV values of the first DC control block with a second DSV accumulated value accumulated and calculated from DSV values of a plurality of DC control blocks subsequent to the first DC control block, and a DC control bit determination output section for determining a value of a DC control bit for the first control block according to an output of the first and the second DSV accumulated value comparators.
    Type: Application
    Filed: August 2, 2006
    Publication date: February 8, 2007
    Inventor: Hiroyuki Shine