Patents by Inventor Hisanobu Ishida

Hisanobu Ishida has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7221610
    Abstract: Different stepped-up voltages and different output currents are generated in one charge pump circuit without increasing the chip area of the charge pump circuit and also electric power consumption in the charge pump circuit to be reduced to a very low power consumption level in standby mode and other modes. A semiconductor integrated circuit device comprises one charge pump circuit with an N number of basic pump cell stages connected to step up voltages in the erase and write modes of a non-volatile memory or the like, generates stepped-up voltages lower than in the erase and write modes and different from one another in output current supply capability, by using series- or parallel-connected pump cells not in excess of the N number of pump cell stages mentioned above, and changes a voltage step-up clock to a stepped-up voltage detection signal.
    Type: Grant
    Filed: February 7, 2005
    Date of Patent: May 22, 2007
    Assignee: Renesas Technology Corp.
    Inventors: Takanori Yamazoe, Yuichiro Akimoto, Hisanobu Ishida, Eiji Yamasaki, Nobuhiro Oodaira
  • Publication number: 20050207236
    Abstract: The present invention allows different stepped-up voltages and different output currents to be generated in one charge pump circuit without increasing the chip area of the charge pump circuit and also electric power consumption in the charge pump circuit to be reduced to a very low power consumption level in standby mode and other modes. The present invention provides a semiconductor integrated circuit device which, in one charge pump circuit with an N number of basic pump cell stages connected to step up voltages in the erase and write modes of a non-volatile memory or the like, generates stepped-up voltages lower than in the erase and write modes and different from one another in output current supply capability, by using series- or parallel-connected pump cells not in excess of the N number of pump cell stages mentioned above, and changes a voltage step-up clock to a stepped-up voltage detection signal.
    Type: Application
    Filed: February 7, 2005
    Publication date: September 22, 2005
    Inventors: Takanori Yamazoe, Yuichiro Akimoto, Hisanobu Ishida, Eiji Yamasaki, Nobuhiro Oodaira