Patents by Inventor Hisashi Hinohara

Hisashi Hinohara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9734075
    Abstract: A cache memory control procedure has: cache area allocating including allocating, in response to an acquisition request, and according to an effective cache usage degree that is based on a memory access frequency and a difference between a cache hit rate in a case where the dedicated cache area is allocated and a cache hit rate in a case where a shared cache area in the cache memory is allocated, the dedicated cache area for a higher effective cache usage degree and the shared cache area for a lower effective cache usage degree; and releasing the dedicated cache area which is allocated, in response to a release request which is issued during execution of a process by the processor and requests the release of the allocated dedicated cache area.
    Type: Grant
    Filed: August 13, 2014
    Date of Patent: August 15, 2017
    Assignee: FUJITSU LIMITED
    Inventors: Masatoshi Fujii, Hisashi Hinohara, Yasuhiro Yuba
  • Publication number: 20160124861
    Abstract: A cache memory is equipped with a cache memory area, a conversion information storing unit, and a conversion circuit. In the cache memory area, a plurality of sets are divided into a plurality of sectors. The conversion information storing unit stores, for each of the plurality of sectors, conversion information for converting a relative set index in a sector into a set index in the cache memory area. The conversion circuit converts the relative set index in the sector indicated by the sector identification information to a set index that indicates a set accessed by the processor in the cache memory area, using sector identification information that identifies an access-target sector and the conversion information stored in the conversion information storing unit.
    Type: Application
    Filed: October 7, 2015
    Publication date: May 5, 2016
    Inventors: MASATOSHI FUJII, Hisashi Hinohara, YASUHIRO YUBA
  • Publication number: 20150052314
    Abstract: A cache memory control procedure has: cache area allocating including allocating, in response to an acquisition request, and according to an effective cache usage degree that is based on a memory access frequency and a difference between a cache hit rate in a case where the dedicated cache area is allocated and a cache hit rate in a case where a shared cache area in the cache memory is allocated, the dedicated cache area for a higher effective cache usage degree and the shared cache area for a lower effective cache usage degree; and releasing the dedicated cache area which is allocated, in response to a release request which is issued during execution of a process by the processor and requests the release of the allocated dedicated cache area.
    Type: Application
    Filed: August 13, 2014
    Publication date: February 19, 2015
    Applicant: FUJITSU LIMITED
    Inventors: Masatoshi FUJII, Hisashi HINOHARA, Yasuhiro YUBA
  • Patent number: 8190795
    Abstract: A memory buffer allocation device for allocating a memory buffer in a virtual computer system in which a plurality of virtual operating systems operate in time-sharing on one CPU having the memory buffer, includes a memory buffer division unit which divides the memory buffer into a number (n) of areas and reserves a division unit number (m) of areas out of the n areas as a dedicated memory buffer and the other areas except for the number n of the areas as a shared memory buffer. The device also includes a memory buffer allocation unit which allocates each area of the dedicated memory buffer to a number m of domains and each area of the shared memory buffer to other n-m domains except for the number m of domains, wherein the domains are of the virtual operating systems that are operating in the virtual computer system.
    Type: Grant
    Filed: March 31, 2009
    Date of Patent: May 29, 2012
    Assignee: Fujitsu Limited
    Inventors: Hisashi Hinohara, Shigenobu Ono
  • Publication number: 20090248922
    Abstract: A memory buffer allocation device for allocating a memory buffer in a virtual computer system in which a plurality of virtual operating systems operate in time-sharing on one CPU having the memory buffer, includes a memory buffer division unit which divides the memory buffer into a number (n) of areas and reserves a division unit number (m) of areas out of the n areas as a dedicated memory buffer and the other areas except for the number n of the areas as a shared memory buffer. The device also includes a memory buffer allocation unit which allocates each area of the dedicated memory buffer to a number m of domains and each area of the shared memory buffer to other n-m domains except for the number m of domains, wherein the domains are of the virtual operating systems that are operating in the virtual computer system.
    Type: Application
    Filed: March 31, 2009
    Publication date: October 1, 2009
    Applicant: FUJIFILM LIMITED
    Inventors: Hisashi HINOHARA, Shigenobu ONO