Patents by Inventor Hisayoshi Matsuo

Hisayoshi Matsuo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240112909
    Abstract: A nitride semiconductor epitaxial substrate includes: a Si substrate; a nitride semiconductor epitaxial layer disposed above the Si substrate; and a mixed crystal layer disposed between the Si substrate and the nitride semiconductor epitaxial layer, and containing Si and a group III metal element, the mixed crystal layer containing a high concentration of C. The mixed crystal layer has a concentration of at least 1.0×10+21 cm?3, and a transition metal element concentration of at most 5.0×10+16 cm?3.
    Type: Application
    Filed: January 4, 2022
    Publication date: April 4, 2024
    Inventors: Hisayoshi MATSUO, Hideyuki OKITA, Masahiro HIKITA, Yasuhiro UEMOTO, Manabu YANAGIHARA
  • Patent number: 9859413
    Abstract: A nitride semiconductor device including a substrate, a channel layer, a carbon-poor barrier layer having a recess, a carbon-rich barrier layer disposed over the recess and the carbon-poor barrier layer, and a gate electrode above the recess, wherein the carbon-poor and carbon-rich barrier layers have bandgaps larger than that of the channel layer, the upper surface of the carbon-rich barrier layer includes a first main surface including a source electrode and a drain electrode, and a bottom surface of a depression disposed along the recess, and side surfaces of the depression connecting the first main surface to the bottom surface of the depression, and among edges of the depression of the carbon-rich barrier layer which are boundaries between the first main surface and the side surfaces of the depression, the edge of the depression of the carbon-rich barrier layer closest to the drain electrode is covered with the gate electrode.
    Type: Grant
    Filed: January 5, 2017
    Date of Patent: January 2, 2018
    Assignee: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD.
    Inventors: Hideyuki Okita, Masahiro Hikita, Hisayoshi Matsuo, Yasuhiro Uemoto
  • Publication number: 20170117403
    Abstract: A nitride semiconductor device including a substrate, a channel layer, a carbon-poor barrier layer having a recess, a carbon-rich barrier layer disposed over the recess and the carbon-poor barrier layer, and a gate electrode above the recess, wherein the carbon-poor and carbon-rich barrier layers have bandgaps larger than that of the channel layer, the upper surface of the carbon-rich barrier layer includes a first main surface including a source electrode and a drain electrode, and a bottom surface of a depression disposed along the recess, and side surfaces of the depression connecting the first main surface to the bottom surface of the depression, and among edges of the depression of the carbon-rich barrier layer which are boundaries between the first main surface and the side surfaces of the depression, the edge of the depression of the carbon-rich barrier layer closest to the drain electrode is covered with the gate electrode.
    Type: Application
    Filed: January 5, 2017
    Publication date: April 27, 2017
    Inventors: Hideyuki OKITA, Masahiro HIKITA, Hisayoshi MATSUO, Yasuhiro UEMOTO
  • Patent number: 8450146
    Abstract: A method for manufacturing a transistor assembly includes the steps of: (a) forming a transistor; (b) polishing a base substrate; and (c) securing the transistor of which the base substrate is polished to a support substrate. The step (a) is a step of forming a first semiconductor layer and a second semiconductor layer on a principle surface of the base substrate. The step (b) is a step of polishing a surface of the base substrate opposite to the principle surface. The step (c) is a step of securing the transistor on the support substrate in the presence of a stress applied on the base substrate in such a direction that a warp of the base substrate is reduced. The base substrate is made of a material different from that of the first semiconductor layer and the second semiconductor layer, and a tensile stress is applied on the second semiconductor layer.
    Type: Grant
    Filed: August 19, 2011
    Date of Patent: May 28, 2013
    Assignee: Panasonic Corporation
    Inventors: Kenichiro Tanaka, Tetsuzo Ueda, Hisayoshi Matsuo, Masahiro Hikita
  • Publication number: 20110297960
    Abstract: A method for manufacturing a transistor assembly includes the steps of: (a) forming a transistor; (b) polishing a base substrate; and (c) securing the transistor of which the base substrate is polished to a support substrate. The step (a) is a step of forming a first semiconductor layer and a second semiconductor layer on a principle surface of the base substrate. The step (b) is a step of polishing a surface of the base substrate opposite to the principle surface. The step (c) is a step of securing the transistor on the support substrate in the presence of a stress applied on the base substrate in such a direction that a warp of the base substrate is reduced. The base substrate is made of a material different from that of the first semiconductor layer and the second semiconductor layer, and a tensile stress is applied on the second semiconductor layer.
    Type: Application
    Filed: August 19, 2011
    Publication date: December 8, 2011
    Applicant: PANASONIC CORPORATION
    Inventors: Kenichiro Tanaka, Tetsuzo Ueda, Hisayoshi Matsuo, Masahiro Hikita
  • Publication number: 20110278540
    Abstract: Provided is a field-effect transistor which is capable of suppressing current collapse. An HEMT as the field-effect transistor includes: a first semiconductor layer made of a first nitride semiconductor; and a second semiconductor layer formed on the first semiconductor layer and made of a second nitride semiconductor having a greater band gap than a band gap of the first nitride semiconductor, wherein the first semiconductor layer includes a region in which a threading dislocation density increases in a stacking direction.
    Type: Application
    Filed: May 19, 2011
    Publication date: November 17, 2011
    Applicant: Panasonic Corporation
    Inventors: Kenichiro Tanaka, Tetsuzo Ueda, Hisayoshi Matsuo, Masahiro Hikita
  • Patent number: 8013320
    Abstract: A nitride semiconductor device includes a semiconductor stacked structure which is formed of a nitride semiconductor having a first principal surface and a second principal surface opposed to the first principal surface and which includes an active layer. The first principal surface of the semiconductor stacked structure is formed with a plurality of indentations whose plane orientations are the {0001} plane, and the plane orientation of the second principal surface is the {1-101} plane. The active layer is formed along the {1-101} plane.
    Type: Grant
    Filed: March 1, 2007
    Date of Patent: September 6, 2011
    Assignee: Panasonic Corporation
    Inventors: Hisayoshi Matsuo, Tatsuo Morita, Tetsuzo Ueda, Daisuke Ueda
  • Patent number: 7687828
    Abstract: A field-effect transistor has a so-called double heterostructure which is formed such that a channel layer through which electrons travel is provided between an electron supply layer and a liner layer, wherein a forbidden band width of the liner layer and a forbidden band width of the electron supply layer are broader than a forbidden bandwidth of the channel layer.
    Type: Grant
    Filed: February 23, 2007
    Date of Patent: March 30, 2010
    Assignee: Panasonic Corporation
    Inventors: Hisayoshi Matsuo, Tetsuzo Ueda
  • Publication number: 20070272945
    Abstract: A field-effect transistor has a so-called double heterostructure which is formed such that a channel layer through which electrons travel is provided between an electron supply layer and a liner layer, wherein a forbidden band width of the liner layer and a forbidden band width of the electron supply layer are broader than a forbidden bandwidth of the channel layer.
    Type: Application
    Filed: February 23, 2007
    Publication date: November 29, 2007
    Inventors: Hisayoshi Matsuo, Tetsuzo Ueda
  • Publication number: 20070205407
    Abstract: A nitride semiconductor device includes a semiconductor stacked structure which is formed of a nitride semiconductor having a first principal surface and a second principal surface opposed to the first principal surface and which includes an active layer. The first principal surface of the semiconductor stacked structure is formed with a plurality of indentations whose plane orientations are the {0001} plane, and the plane orientation of the second principal surface is the {1-101} plane. The active layer is formed along the {1-101} plane.
    Type: Application
    Filed: March 1, 2007
    Publication date: September 6, 2007
    Inventors: Hisayoshi Matsuo, Tatsuo Morita, Tetsuzo Ueda, Daisuke Ueda