Patents by Inventor Ho-Bong Shin

Ho-Bong Shin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8976348
    Abstract: Wafer inspection method to perform wafer inspection based on photo map information. The wafer inspection method may include: detecting a sample center location on a wafer; compensating the detected sample center location to a compensated center location based on photo map information; and detecting defective dies included in the wafer based on the compensated center location.
    Type: Grant
    Filed: March 25, 2014
    Date of Patent: March 10, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hwan-seok Jang, Jang-man Ko, Jun-seog Seong, Ho-bong Shin, Kil-su Lee, Chang-hun Lee
  • Publication number: 20140204371
    Abstract: Wafer inspection method to perform wafer inspection based on photo map information. The wafer inspection method may include: detecting a sample center location on a wafer; compensating the detected sample center location to a compensated center location based on photo map information; and detecting defective dies included in the wafer based on the compensated center location.
    Type: Application
    Filed: March 25, 2014
    Publication date: July 24, 2014
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Hwan-seok JANG, Jang-man KO, Jun-seog SEONG, Ho-bong SHIN, Kil-su LEE, Chang-hun LEE
  • Patent number: 8711348
    Abstract: Wafer inspection method to perform wafer inspection based on photo map information. The wafer inspection method may include: detecting a sample center location on a wafer; compensating the detected sample center location to a compensated center location based on photo map information; and detecting defective dies included in the wafer based on the compensated center location.
    Type: Grant
    Filed: May 25, 2011
    Date of Patent: April 29, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hwan-seok Jang, Jang-man Ko, Jun-seog Seong, Ho-bong Shin, Kil-su Lee, Chang-hun Lee
  • Publication number: 20110299069
    Abstract: Wafer inspection method to perform wafer inspection based on photo map information. The wafer inspection method may include: detecting a sample center location on a wafer; compensating the detected sample center location to a compensated center location based on photo map information; and detecting defective dies included in the wafer based on the compensated center location.
    Type: Application
    Filed: May 25, 2011
    Publication date: December 8, 2011
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Hwan-seok Jang, Jang-man Ko, Jun-seog Seong, Ho-bong Shin, Kil-su Lee, Chang-hun Lee
  • Patent number: 7271080
    Abstract: Electrically erasable programmable read only memory (EEPROM) cells and methods of fabricating the same are provided. An EEPROM cell includes an isolation layer formed at a semiconductor substrate to define an active region. A source region, a buried N+ region and a drain region are serially disposed at the active region. A memory gate is disposed to cross-over the buried N+ region. A first channel region is formed between the source region and the buried N+ region. A tunnel region is located between the buried N+ region and the memory gate and self-aligned with the buried N+ region.
    Type: Grant
    Filed: January 10, 2006
    Date of Patent: September 18, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Ho Kim, Ho-Bong Shin
  • Publication number: 20060108633
    Abstract: Electrically erasable programmable read only memory (EEPROM) cells and methods of fabricating the same are provided. An EEPROM cell includes an isolation layer formed at a semiconductor substrate to define an active region. A source region, a buried N+ region and a drain region are serially disposed at the active region. A memory gate is disposed to cross-over the buried N+ region. A first channel region is formed between the source region and the buried N+ region. A tunnel region is located between the buried N+ region and the memory gate and self-aligned with the buried N+ region.
    Type: Application
    Filed: January 10, 2006
    Publication date: May 25, 2006
    Inventors: Young-Ho Kim, Ho-Bong Shin
  • Patent number: 7019354
    Abstract: Electrically erasable programmable read only memory (EEPROM) cells and methods of fabricating the same are provided. An EEPROM cell includes an isolation layer formed at a semiconductor substrate to define an active region. A source region, a buried N+ region and a drain region are serially disposed at the active region. A memory gate is disposed to cross-over the buried N+ region. A first channel region is formed between the source region and the buried N+ region. A tunnel region is located between the buried N+ region and the memory gate and self-aligned with the buried N+ region.
    Type: Grant
    Filed: January 21, 2004
    Date of Patent: March 28, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Ho Kim, Ho-Bong Shin
  • Publication number: 20050001259
    Abstract: Electrically erasable programmable read only memory (EEPROM) cells and methods of fabricating the same are provided. An EEPROM cell includes an isolation layer formed at a semiconductor substrate to define an active region. A source region, a buried N+ region and a drain region are serially disposed at the active region. A memory gate is disposed to cross-over the buried N+ region. A first channel region is formed between the source region and the buried N+ region. A tunnel region is located between the buried N+ region and the memory gate and self-aligned with the buried N+ region.
    Type: Application
    Filed: January 21, 2004
    Publication date: January 6, 2005
    Inventors: Young-Ho Kim, Ho-Bong Shin