Patents by Inventor Ho Ming Wan

Ho Ming Wan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090146749
    Abstract: An oscillator operates at a very low voltage yet has a duty cycle that is set by a ratio of capacitors that are charged and discharged. Sub-threshold p-channel transistors conduct sub-threshold currents below the normal threshold voltage, and drive set and reset inputs of a set-reset S-R latch. The S-R latch drives the oscillator outputs. The oscillator outputs feed back to charging p-channel transistors that charge one plate of the capacitors. During half of the cycle, the charging p-channel transistor is off, allowing one plate of the capacitors to discharge through an n-channel discharge transistor. After a period of discharge determined by the capacitance of the capacitor, the gate of a sub-threshold p-channel transistor falls enough for sub-threshold current to flow, triggering the set or reset input of the S-R latch. Since sub-threshold currents are needed to toggle the S-R latch, the oscillator begins to oscillate below the threshold voltage.
    Type: Application
    Filed: December 6, 2007
    Publication date: June 11, 2009
    Applicant: Hong Kong Applied Science & Technology Research Institute Company Limited
    Inventors: Chik Wai Ng, Yat To Wong, Ho Ming Wan, David Kwok Kuen Kwong
  • Patent number: 6642800
    Abstract: A spurious-free fractional-N frequency synthesizer circuit is disclosed. The synthesizer circuit includes a multi-phase network circuit operative to provide output signals that are at least a 1/(2n+1)) fractional version of the input signal. The synthesizer circuit includes a phase lock loop (PLL) circuit, with the multi-phase network circuit being coupled to the negative feedback loop of the PLL. The multi-phase network circuit includes a smoothing circuit that removes any jitter present at the output of the PLL.
    Type: Grant
    Filed: April 4, 2002
    Date of Patent: November 4, 2003
    Assignee: ATI Technologies, Inc.
    Inventors: Oleg Drapkin, Chak Cheung Ho, Ngar Sze Chan, Grigori Temkine, Ho Ming Wan
  • Publication number: 20030189464
    Abstract: A spurious-free fractional-N frequency synthesizer circuit is disclosed. The synthesizer circuit includes a multi-phase network circuit operative to provide output signals that are at least a 1/(2n+1)) fractional version of the input signal. The synthesizer circuit includes a phase lock loop (PLL) circuit, with the multi-phase network circuit being coupled to the negative feedback loop of the PLL. The multi-phase network circuit includes a smoothing circuit that removes any jitter present at the output of the PLL.
    Type: Application
    Filed: April 4, 2002
    Publication date: October 9, 2003
    Inventors: Oleg Drapkin, Chak Cheung Ho, Ngar Sze Chan, Grigori Temkine, Ho Ming Wan