Patents by Inventor Ho-Young Son

Ho-Young Son has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240071874
    Abstract: A semiconductor chip may include: a body portion with a front surface and a rear surface; a pair of through electrodes penetrating the body portion; an insulating layer disposed over the rear surface of the body portion and the pair of through electrodes; and a rear connection electrode disposed over the insulating layer and connected simultaneously with the pair of through electrodes, wherein a distance between the pair of through electrodes is greater than twice a thickness of the insulating layer.
    Type: Application
    Filed: October 18, 2023
    Publication date: February 29, 2024
    Applicant: SK hynix Inc.
    Inventors: Ho Young SON, Sung Kyu KIM, Mi Seon LEE
  • Patent number: 11823982
    Abstract: A semiconductor chip may include: a body portion with a front surface and a rear surface; a pair of through electrodes penetrating the body portion; an insulating layer disposed over the rear surface of the body portion and the pair of through electrodes; and a rear connection electrode disposed over the insulating layer and connected simultaneously with the pair of through electrodes, wherein a distance between the pair of through electrodes is greater than twice a thickness of the insulating layer.
    Type: Grant
    Filed: January 30, 2023
    Date of Patent: November 21, 2023
    Assignee: SK hynix Inc.
    Inventors: Ho Young Son, Sung Kyu Kim, Mi Seon Lee
  • Publication number: 20230178456
    Abstract: A semiconductor chip may include: a body portion with a front surface and a rear surface; a pair of through electrodes penetrating the body portion; an insulating layer disposed over the rear surface of the body portion and the pair of through electrodes; and a rear connection electrode disposed over the insulating layer and connected simultaneously with the pair of through electrodes, wherein a distance between the pair of through electrodes is greater than twice a thickness of the insulating layer.
    Type: Application
    Filed: January 30, 2023
    Publication date: June 8, 2023
    Applicant: SK hynix Inc.
    Inventors: Ho Young SON, Sung Kyu KIM, Mi Seon LEE
  • Patent number: 11594471
    Abstract: A semiconductor chip may include: a body portion with a front surface and a rear surface; a pair of through electrodes penetrating the body portion; an insulating layer disposed over the rear surface of the body portion and the pair of through electrodes; and a rear connection electrode disposed over the insulating layer and connected simultaneously with the pair of through electrodes, wherein a distance between the pair of through electrodes is greater than twice a thickness of the insulating layer.
    Type: Grant
    Filed: March 3, 2021
    Date of Patent: February 28, 2023
    Assignee: SK hynix Inc.
    Inventors: Ho Young Son, Sung Kyu Kim, Mi Seon Lee
  • Patent number: 11502051
    Abstract: A semiconductor chip includes a body portion with a front surface and a rear surface; a through electrode penetrating the body portion; a wiring portion that is disposed over the front surface of the body portion; a rear connection electrode that is disposed over the rear surface of the body portion; and a front connection electrode that is disposed over the wiring portion, wherein the rear connection electrode includes a power rear connection electrode that is simultaneously connected to two or more power through electrodes, and wherein a width of the power rear connection electrode is greater than a width of the front connection electrode.
    Type: Grant
    Filed: February 9, 2021
    Date of Patent: November 15, 2022
    Assignee: SK hynix Inc.
    Inventors: Ho Young Son, Sung Kyu Kim, Ju Heon Yang
  • Publication number: 20220208682
    Abstract: A semiconductor chip according to an embodiment includes a body portion with a front surface and a rear surface, the body portion being oriented in such a way that the rear surface is above the front surface, first and second through electrodes penetrating the body portion with protrusions that protrude above the rear surface of the body portion, a wiring portion formed under the front surface of the body portion, a power pattern formed over the rear surface of the body portion and spaced apart from the protrusions, an interlayer insulating layer filling spaces between the power pattern and the protrusions, and first and second rear connection electrodes formed over the interlayer insulating layer and respectively connected to the first and second through electrodes, wherein the first rear connection electrode is simultaneously connected to the first through electrode and a part of the power pattern that is adjacent to the first through electrode.
    Type: Application
    Filed: May 11, 2021
    Publication date: June 30, 2022
    Applicant: SK hynix Inc.
    Inventor: Ho Young SON
  • Publication number: 20220165643
    Abstract: A semiconductor chip may include: a body portion with a front surface and a rear surface; a pair of through electrodes penetrating the body portion; an insulating layer disposed over the rear surface of the body portion and the pair of through electrodes; and a rear connection electrode disposed over the insulating layer and connected simultaneously with the pair of through electrodes, wherein a distance between the pair of through electrodes is greater than twice a thickness of the insulating layer.
    Type: Application
    Filed: March 3, 2021
    Publication date: May 26, 2022
    Applicant: SK hynix Inc.
    Inventors: Ho Young SON, Sung Kyu KIM, Mi Seon LEE
  • Publication number: 20220084968
    Abstract: A semiconductor chip includes a body portion with a front surface and a rear surface; a through electrode penetrating the body portion; a wiring portion that is disposed over the front surface of the body portion; a rear connection electrode that is disposed over the rear surface of the body portion; and a front connection electrode that s disposed over the wiring portion, wherein the rear connection electrode includes a power rear connection electrode that is simultaneously connected to two or more power through electrodes, and wherein a width of the power rear connection electrode is greater than a width of the front connection electrode.
    Type: Application
    Filed: February 9, 2021
    Publication date: March 17, 2022
    Applicant: SK hynix Inc.
    Inventors: Ho Young SON, Sung Kyu KIM, Ju Heon YANG
  • Patent number: 10407388
    Abstract: Provided is a compound activating ROR? gene, particularly a JC1 compound containing CGP52608 thiazolidinedione as a lead substance, and a pharmaceutically acceptable salt thereof. The compound is a lipid accumulation inhibitor and applicable to the treatment of metabolic diseases or inflammatory diseases.
    Type: Grant
    Filed: May 23, 2012
    Date of Patent: September 10, 2019
    Assignee: SEOUL NATIONAL UNIVERSITY R & DB FOUNDATION
    Inventors: Mi Ock Lee, Hyeung Geun Park, Eun Jin Kim, Ho Young Son, Hyo Jun Jung, Suck Chang Hong, Tae Young Na
  • Publication number: 20180265462
    Abstract: Provided is a compound activating ROR? gene, particularly a JC1 compound containing CGP52608 thiazolidinedione as a lead substance, and a pharmaceutically acceptable salt thereof. The compound is a lipid accumulation inhibitor and applicable to the treatment of metabolic diseases or inflammatory diseases.
    Type: Application
    Filed: May 23, 2012
    Publication date: September 20, 2018
    Applicant: SEOUL NATIONAL UNIVERSITY R & DB FOUNDATION
    Inventors: Mi Ock LEE, Hyeung Geun PARK, Eun Jin KIM, Ho Young SON, Hyo Jun JUNG, Suck Chang HONG, Tae Young NA
  • Patent number: 10014278
    Abstract: A semiconductor chip includes a substrate, through-electrodes passing through the substrate, and a dielectric layer formed between the substrate and the through-electrodes and having a dielectric constant decreasing structure.
    Type: Grant
    Filed: September 9, 2015
    Date of Patent: July 3, 2018
    Assignee: SK hynix Inc.
    Inventor: Ho Young Son
  • Publication number: 20180040588
    Abstract: A semiconductor chip includes a substrate, through-electrodes passing through the substrate, and a dielectric layer formed between the substrate and the through-electrodes and having a dielectric constant decreasing structure.
    Type: Application
    Filed: September 9, 2015
    Publication date: February 8, 2018
    Inventor: Ho Young SON
  • Patent number: 9736023
    Abstract: Provided are an apparatus and a method for changing a status of cluster nodes, which determine whether to change statuses of respective cluster nodes themselves to an active status or a standby status without intervention by a manager through self-diagnosis and change the status of the nodes.
    Type: Grant
    Filed: October 30, 2014
    Date of Patent: August 15, 2017
    Assignee: SAMSUNG SDS CO., LTD.
    Inventors: Jong Sam Kim, Ho Young Son, Hyun Soo Kim, Tack Su An
  • Publication number: 20170179078
    Abstract: A semiconductor package and or method of fabricating the semiconductor package may be provided. The semiconductor package may include a first die, at least one second die electrically connected to the first die, and a plurality of first connectors disposed on the interconnection structure layer. The semiconductor package may include a package substrate electrically connected to the plurality of first connectors. The package substrate may have a cavity and the at least one second die is at least partially disposed in the cavity. The interconnection structure layer may include signal paths electrically connected to the first die and to the at least one second die. The at least one second die may be positioned to minimize a length of the signal paths.
    Type: Application
    Filed: May 20, 2016
    Publication date: June 22, 2017
    Inventors: Yeon Seung JUNG, Ho Young SON, Su Hyeon PARK
  • Patent number: 9570370
    Abstract: A multi chip package includes a protective layer having an upper surface that surrounds a first chip and a second chip, which are mounted over a first substrate, to expose an upper surface of the first chip and an upper surface of the second chip, a heat spreader disposed over the upper surfaces, and a thermal interface material disposed at an interface between the heat spreader and the upper surfaces.
    Type: Grant
    Filed: August 15, 2014
    Date of Patent: February 14, 2017
    Assignee: SK HYNIX INC.
    Inventors: Tac Keun Oh, Jong Hoon Kim, Ho Young Son, Jeong Hwan Lee
  • Publication number: 20160111397
    Abstract: A semiconductor chip includes a substrate, through-electrodes passing through the substrate, and a dielectric layer formed between the substrate and the through-electrodes and having a dielectric constant decreasing structure.
    Type: Application
    Filed: September 9, 2015
    Publication date: April 21, 2016
    Inventor: Ho Young SON
  • Publication number: 20150340303
    Abstract: A multi chip package includes a protective layer having an upper surface that surrounds a first chip and a second chip, which are mounted over a first substrate, to expose an upper surface of the first chip and an upper surface of the second chip, a heat spreader disposed over the upper surfaces, and a thermal interface material disposed at an interface between the heat spreader and the upper surfaces.
    Type: Application
    Filed: August 15, 2014
    Publication date: November 26, 2015
    Inventors: Tac Keun OH, Jong Hoon KIM, Ho Young SON, Jeong Hwan LEE
  • Patent number: 9159709
    Abstract: A semiconductor chip includes a substrate, through-electrodes passing through the substrate, and a dielectric layer formed between the substrate and the through-electrodes and having a dielectric constant decreasing structure.
    Type: Grant
    Filed: October 17, 2014
    Date of Patent: October 13, 2015
    Assignee: SK Hynix Inc.
    Inventor: Ho Young Son
  • Patent number: 9141828
    Abstract: A mobile device management apparatus has a policy storage unit that receives a plurality of security policies, which are classified into a plurality of profiles assigned priorities of activation and in which operating states of functions of a mobile device are defined. A management server supplies the profiles and the security policies to the mobile device. A policy implementation unit selectively activates the profiles so that control of the mobile device functions can be carried out with minimal communication, and also in response to changing events.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: September 22, 2015
    Assignee: SAMSUNG SDS CO., LTD.
    Inventors: Hyun-Woo Jung, Jong-Sam Kim, Ho-Young Son, Ji-Joong Gil, Jin-Yong Kim
  • Patent number: 9040419
    Abstract: A semiconductor package includes a semiconductor chip having a front surface and a back surface facing away from the front surface; a through electrode formed in the semiconductor chip and passing through the front surface and the back surface; and a contamination preventing layer formed in the semiconductor chip, the through electrode passing through the contamination preventing layer.
    Type: Grant
    Filed: July 17, 2014
    Date of Patent: May 26, 2015
    Assignee: SK Hynix Inc.
    Inventor: Ho Young Son