Patents by Inventor Hocine Bouzid Ziad

Hocine Bouzid Ziad has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10068791
    Abstract: In one embodiment, a wafer susceptor is formed to have portion of the susceptor that is positioned between a wafer pocket and an outside edge of the susceptor to have a non-uniform and/or a non-planar surface. In another embodiment, the non-uniform and/or non-planar surface includes one of a recess into the surface or a protrusion extending away from the surface.
    Type: Grant
    Filed: March 8, 2013
    Date of Patent: September 4, 2018
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: John Michael Parsey, Jr., Hocine-Bouzid Ziad
  • Patent number: 9842899
    Abstract: A semiconductor wafer can include a substrate, a poly template layer, and a semiconductor layer. The substrate has a central region and an edge region, the poly template layer is disposed along a peripheral edge of the substrate, and a semiconductor layer over the central region, wherein the semiconductor layer is monocrystalline. In an embodiment, the poly template layer and the monocrystalline layer are laterally spaced apart from each other by an intermediate region. In another embodiment, the semiconductor layer can include aluminum. A process of forming the substrate can include forming a patterned poly template layer within the edge region and forming a semiconductor layer over the primary surface. Another process of forming the substrate can include forming a semiconductor layer over the primary surface and removing a portion of the semiconductor layer so that the semiconductor layer is spaced apart from an edge of the substrate.
    Type: Grant
    Filed: December 11, 2015
    Date of Patent: December 12, 2017
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Hocine Bouzid Ziad, Peter Moens, Eddy De Backer
  • Publication number: 20160099319
    Abstract: A semiconductor wafer can include a substrate, a poly template layer, and a semiconductor layer. The substrate has a central region and an edge region, the poly template layer is disposed along a peripheral edge of the substrate, and a semiconductor layer over the central region, wherein the semiconductor layer is monocrystalline. In an embodiment, the poly template layer and the monocrystalline layer are laterally spaced apart from each other by an intermediate region. In another embodiment, the semiconductor layer can include aluminum. A process of forming the substrate can include forming a patterned poly template layer within the edge region and forming a semiconductor layer over the primary surface. Another process of forming the substrate can include forming a semiconductor layer over the primary surface and removing a portion of the semiconductor layer so that the semiconductor layer is spaced apart from an edge of the substrate.
    Type: Application
    Filed: December 11, 2015
    Publication date: April 7, 2016
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Hocine Bouzid ZIAD, Peter MOENS, Eddy DE BACKER
  • Patent number: 9245736
    Abstract: A semiconductor wafer can include a substrate, a poly template layer, and a semiconductor layer. The substrate has a central region and an edge region, the poly template layer is disposed along a peripheral edge of the substrate, and a semiconductor layer over the central region, wherein the semiconductor layer is monocrystalline. In an embodiment, the poly template layer and the monocrystalline layer are laterally spaced apart from each other by an intermediate region. In another embodiment, the semiconductor layer can include aluminum. A process of forming the substrate can include forming a patterned poly template layer within the edge region and forming a semiconductor layer over the primary surface. Another process of forming the substrate can include forming a semiconductor layer over the primary surface and removing a portion of the semiconductor layer so that the semiconductor layer is spaced apart from an edge of the substrate.
    Type: Grant
    Filed: March 10, 2014
    Date of Patent: January 26, 2016
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Hocine Bouzid Ziad, Peter Moens, Eddy De Backer
  • Publication number: 20140251542
    Abstract: In one embodiment, a wafer susceptor is formed to have portion of the susceptor that is positioned between a wafer pocket and an outside edge of the susceptor to have a non-uniform and/or a non-planar surface. In another embodiment, the non-uniform and/or non-planar surface includes one of a recess into the surface or a protrusion extending away from the surface.
    Type: Application
    Filed: March 8, 2013
    Publication date: September 11, 2014
    Inventors: John Michael Parsey, Jr., Hocine-Bouzid Ziad
  • Patent number: 7947592
    Abstract: The present invention relates to a high power IC (Integrated Circuit) semiconductor device and process for making same. More particularly, the invention encompasses a high conductivity or low resistance metal stack to reduce the device R-on which is stable at high temperatures while in contact with a thick aluminum wire-bond that is required for high current carrying capability and is mechanically stable against vibration during use, and process thereof. The invention further discloses a thick metal interconnect with metal pad caps at selective sites, and process for making the same.
    Type: Grant
    Filed: January 31, 2008
    Date of Patent: May 24, 2011
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Hormazdyar Minocher Dalal, Jagdish Prasad, Hocine Bouzid Ziad
  • Patent number: 7800239
    Abstract: The present invention relates to a high power IC (Integrated Circuit) semiconductor device and process for making same. More particularly, the invention encompasses a high conductivity or low resistance metal stack to reduce the device R-on which is stable at high temperatures while in contact with a thick aluminum wire-bond that is required for high current carrying capability and is mechanically stable against vibration during use, and process thereof. The invention further discloses a thick metal interconnect with metal pad caps at selective sites, and process for making the same.
    Type: Grant
    Filed: January 31, 2008
    Date of Patent: September 21, 2010
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Hormazdyar Minocher Dalal, Jagdish Prasad, Hocine Bouzid Ziad
  • Publication number: 20090152725
    Abstract: The present invention relates to a high power IC (Integrated Circuit) semiconductor device and process for making same. More particularly, the invention encompasses a high conductivity or low resistance metal stack to reduce the device R-on which is stable at high temperatures while in contact with a thick aluminum wire-bond that is required for high current carrying capability and is mechanically stable against vibration during use, and process thereof. The invention further discloses a thick metal interconnect with metal pad caps at selective sites, and process for making the same.
    Type: Application
    Filed: January 31, 2008
    Publication date: June 18, 2009
    Applicant: AMI Semiconductor, Inc.
    Inventors: Hormazdyar Minocher Dalal, Jagdish Prasad, Hocine Bouzid Ziad
  • Publication number: 20090152100
    Abstract: The present invention relates to a high power IC (Integrated Circuit) semiconductor device and process for making same. More particularly, the invention encompasses a high conductivity or low resistance metal stack to reduce the device R-on which is stable at high temperatures while in contact with a thick aluminum wire-bond that is required for high current carrying capability and is mechanically stable against vibration during use, and process thereof. The invention further discloses a thick metal interconnect with metal pad caps at selective sites, and process for making the same.
    Type: Application
    Filed: January 31, 2008
    Publication date: June 18, 2009
    Applicant: AMI Semiconductor, Inc.
    Inventors: Hormazdyar Minocher Dalal, Jagdish Prasad, Hocine Bouzid Ziad