Patents by Inventor Hon-Mo Law

Hon-Mo Law has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9237000
    Abstract: A method and apparatus for transceiver clock architecture with transmit PLL and receive slave delay lines. In one embodiment, the method includes the generation of a transmitter (Tx) clock signal by adjusting a control voltage of a voltage controlled oscillator to lock a phase and frequency of Tx clock signal to a reference clock signal. In one embodiment, a frequency of the Tx clock signal is a multiple of a frequency of the reference clock signal. In one embodiment, a slave delay line may be used, including a plurality of variable delay buffers that are configured according to the control voltage to generate a receiver (Rx) clock signal in response to a received clock signal that is synchronized with the reference clock signal. The Rx clock signal may be provided to data recovery logic to sample data. Other embodiments are described and claimed.
    Type: Grant
    Filed: June 19, 2006
    Date of Patent: January 12, 2016
    Assignee: Intel Corporation
    Inventors: Aaron Martin, Hon Mo Law, Ying Zhou, Joe Salmon, Derek M. Conrow
  • Patent number: 7404099
    Abstract: According to embodiments of the present invention, a phase-locked loop (PLL) may include circuitry to select a wide pulse width for the phase-frequency detector control signal when the PLL is in a frequency acquisition stage, a narrow pulse width for the phase-frequency detector control signal when the PLL is in a phase capture stage, and a wide pulse width of the phase-frequency detector control signal when the PLL is in a lock stage.
    Type: Grant
    Filed: August 13, 2004
    Date of Patent: July 22, 2008
    Assignee: Intel Corporation
    Inventors: Mingwei Huang, Keng L. Wong, Raymond (Hon-Mo) Law, Chi-Yeu Chao
  • Publication number: 20070291828
    Abstract: A method and apparatus for transceiver clock architecture with transmit PLL and receive slave delay lines. In one embodiment, the method includes the generation of a transmitter (Tx) clock signal by adjusting a control voltage of a voltage controlled oscillator to lock a phase and frequency of Tx clock signal to a reference clock signal. In one embodiment, a frequency of the Tx clock signal is a multiple of a frequency of the reference clock signal. In one embodiment, a slave delay line may be used, including a plurality of variable delay buffers that are configured according to the control voltage to generate a receiver (Rx) clock signal in response to a received clock signal that is synchronized with the reference clock signal. The Rx clock signal may be provided to data recovery logic to sample data. Other embodiments are described and claimed.
    Type: Application
    Filed: June 19, 2006
    Publication date: December 20, 2007
    Inventors: Aaron Martin, Hon Mo Law, Ying Zhou, Joe Salmon, Derek M. Conrow
  • Publication number: 20070164797
    Abstract: A multi-phase clock circuit may include a delay line with an input terminal for receiving a periodic signal, a phase detector for detecting a phase difference between the periodic signal and a delay-line output signal generated in response to the periodic signal, and a bias control circuit for adjusting at least one bias voltage applied to the delay line in response to a signal related to the detected phase difference. A method for generating a multi-phase clock is also provided. This method includes applying a reference clock signal to a delay line, comparing the phase of a delay line output signal generated in response to the reference clock with the reference clock, and adjusting at least one bias voltage of the delay line in response to the phase comparison of the two signals.
    Type: Application
    Filed: December 20, 2005
    Publication date: July 19, 2007
    Inventors: Hon-Mo Law, Ying Zhou
  • Publication number: 20070149142
    Abstract: An integrated circuit includes clock deskew circuitry. The deskew circuitry includes a loop circuit to align an input clock signal with an output clock signal, and also aligns transmitted data with the output clock signal.
    Type: Application
    Filed: December 23, 2005
    Publication date: June 28, 2007
    Inventors: Hon-Mo Law, Mamun Rashid, Aaron Martin
  • Publication number: 20070146035
    Abstract: An integrated circuit includes clock deskew circuitry. The deskew circuitry includes multiple loop circuits to align a received clock with a data eye, and to reduce the effects of clock drift caused by voltage and temperature variations.
    Type: Application
    Filed: December 28, 2005
    Publication date: June 28, 2007
    Inventors: Hon-Mo Law, Mamun Rashid, Aaron Martin
  • Publication number: 20050242852
    Abstract: Embodiments of the present invention describe methods and apparatuses for detecting signal loss in circuits such as a phase-locked loop (PLL). In one embodiment a PLL is equipped with detection logic to detect loss of a reference clock provided to the PLL and a feedback clock generated by the PLL.
    Type: Application
    Filed: April 30, 2004
    Publication date: November 3, 2005
    Inventors: Rachael Parker, Hon-Mo Law, Timothy Low