Patents by Inventor Hong-Long Ning

Hong-Long Ning has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9601520
    Abstract: Exemplary embodiments of the present invention relate to a panel and a display device including the same, the panel including a substrate, a signal line arranged on the substrate, the signal line configured to transmit a driving signal, an insulating layer arranged on the signal line, and a pixel electrode and a contact assistant arranged on the insulating layer. The contact assistant is electrically connected to a portion of the signal line, the contact assistant includes indium zinc oxide doped with a metal oxide not including indium or zinc, and the metal oxide has a smaller Gibbs free energy than zinc oxide.
    Type: Grant
    Filed: August 29, 2012
    Date of Patent: March 21, 2017
    Assignee: Samsung Display Co., Ltd.
    Inventors: Joon Yong Park, Chang Oh Jeong, Byeong Beom Kim, Hong Long Ning, Hyung Jun Kim, Sang Won Shin
  • Patent number: 9196746
    Abstract: A thin film transistor includes a gate electrode on a substrate, a main active layer in electrical connection with the gate electrode and including an exposed channel portion, a source electrode in electrical connection with the main active layer, a drain electrode which is spaced apart from the source electrode and in electrical connection with the main active layer, and a sub active layer in electrical connection to the main active layer.
    Type: Grant
    Filed: June 4, 2012
    Date of Patent: November 24, 2015
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Hong-Long Ning, Byeong-Beom Kim, Chang-Oh Jeong, Sang-Won Shin, Hyeong-Suk Yoo, Xin-Xing Li, Joon-Yong Park, Hyun-Ju Kang, Su-Kyoung Yang, Kyung-Seop Kim
  • Patent number: 8847228
    Abstract: A thin film transistor array panel includes: a semiconductor layer disposed on an insulation substrate; a gate electrode overlapping the semiconductor layer; a source electrode and a drain electrode overlapping the semiconductor layer; a first barrier layer disposed between the source electrode and the semiconductor layer; and a second barrier layer disposed between the drain electrode and the semiconductor layer, wherein the first barrier layer and the second barrier layer include nickel-chromium (NiCr).
    Type: Grant
    Filed: November 30, 2012
    Date of Patent: September 30, 2014
    Assignee: Samsung Display Co., Ltd.
    Inventors: Kyung Seop Kim, Byeong-Beom Kim, Joon Yong Park, Chang Oh Jeong, Hong Long Ning, Dong Min Lee
  • Publication number: 20140175423
    Abstract: A thin film transistor array panel is provided. The thin film transistor array panel includes a substrate, a seed layer positioned on the substrate, and a semiconductor layer positioned on the seed layer, wherein a lattice mismatch between the seed layer and the semiconductor layer is equal to or less than 1.4%.
    Type: Application
    Filed: May 16, 2013
    Publication date: June 26, 2014
    Applicant: Samsung Display Co., Ltd.
    Inventors: Chang-Oh JEONG, Kyung Seop KIM, Hong Long NING, Byeong-Beom KIM, Joon Yong PARK, Jin Ho HWANG, Dong Min LEE
  • Patent number: 8759834
    Abstract: A display panel includes; a lower gate line, a lower data line disposed substantially perpendicular to the lower gate line, a thin film transistor (“TFT”) connected to the lower gate line and the lower data line, an insulating layer disposed on the lower gate line, the lower data line, and the TFT and having a plurality of trenches exposing the lower gate line and the lower data line, an upper gate line disposed in the trench on the lower gate line, an upper data line disposed in the trench on the lower data line, and a pixel electrode connected to the TFT.
    Type: Grant
    Filed: July 22, 2013
    Date of Patent: June 24, 2014
    Assignee: Samsung Display Co., Ltd.
    Inventors: Joo-Ae Youn, Yang-Ho Bae, Chang-Oh Jeong, Chong-Chul Chai, Pil-Sang Yun, Hong Long Ning, Byeong-Beom Kim
  • Publication number: 20130320344
    Abstract: A thin film transistor array panel includes: a semiconductor layer disposed on an insulation substrate; a gate electrode overlapping the semiconductor layer; a source electrode and a drain electrode overlapping the semiconductor layer; a first barrier layer disposed between the source electrode and the semiconductor layer; and a second barrier layer disposed between the drain electrode and the semiconductor layer, wherein the first barrier layer and the second barrier layer include nickel-chromium (NiCr).
    Type: Application
    Filed: November 30, 2012
    Publication date: December 5, 2013
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: Kyung Seop KIM, Byeong-Beom KIM, Joon Yong PARK, Chang Oh JEONG, Hong Long NING, Dong Min LEE
  • Publication number: 20130306466
    Abstract: A sputtering target includes a plurality of targets and edges of the targets overlap each other.
    Type: Application
    Filed: September 14, 2012
    Publication date: November 21, 2013
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: Hong Long NING, Byeong-Beom KIM, Joon Yong PARK, Chang Oh JEONG, Sang Won SHIN, Dong Min LEE, Xun Zhu
  • Publication number: 20130293524
    Abstract: Exemplary embodiments of the present invention relate to a panel and a display device including the same, the panel including a substrate, a signal line arranged on the substrate, the signal line configured to transmit a driving signal, an insulating layer arranged on the signal line, and a pixel electrode and a contact assistant arranged on the insulating layer. The contact assistant is electrically connected to a portion of the signal line, the contact assistant includes indium zinc oxide doped with a metal oxide not including indium or zinc, and the metal oxide has a smaller Gibbs free energy than zinc oxide.
    Type: Application
    Filed: August 29, 2012
    Publication date: November 7, 2013
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: Joon Yong PARK, Chang Oh JEONG, Byeong Beom KIM, Hong Long NING, Hyung Jun KIM, Sang Won SHIN
  • Patent number: 8450850
    Abstract: Provided are a thin-film transistor (TFT) substrate and a method of manufacturing the same. The method includes: forming a passivation film by forming an insulating film on a substrate; forming a photoresist pattern by forming a photoresist film on the passivation film, exposing the photoresist film to light, and developing the photoresist film; performing a first dry-etching by dry-etching the passivation film using the photoresist pattern as an etch mask; performing a baking to reduce a size of the photoresist pattern; performing a second dry-etching to form a contact hole by dry-etching the passivation film again using the photoresist pattern as a mask; removing the photoresist pattern; and forming a pixel electrode of a carbon composition that includes carbon nanotubes and/or graphene on a top surface of the passivation film.
    Type: Grant
    Filed: July 28, 2011
    Date of Patent: May 28, 2013
    Assignee: Samsung Display Co., Ltd.
    Inventors: Hong Long Ning, Chang-Oh Jeong, Ji-Young Park, Sang-Gab Kim, Sung-Haeng Cho, Yeon-Hong Kim, Jin-Su Byun
  • Publication number: 20120286272
    Abstract: A thin film transistor includes a gate electrode on a substrate, a main active layer in electrical connection with the gate electrode and including an exposed channel portion, a source electrode in electrical connection with the main active layer, a drain electrode which is spaced apart from the source electrode and in electrical connection with the main active layer, and a sub active layer in electrical connection to the main active layer.
    Type: Application
    Filed: June 4, 2012
    Publication date: November 15, 2012
    Applicant: SAMSUNG DISPLAY CO., LTD.
    Inventors: Hong-Long NING, Byeong-Beom KIM, Chang-Oh JEONG, Sang-Won SHIN, Hyeong-Suk YOO, Xin-Xing LI, Joon-Yong PARK, Hyun-Ju KANG, Su-Kyoung YANG, Kyung-Seop KIM
  • Publication number: 20120112346
    Abstract: Provided are a thin-film transistor (TFT) substrate and a method of manufacturing the same. The method includes: forming a passivation film by forming an insulating film on a substrate; forming a photoresist pattern by forming a photoresist film on the passivation film, exposing the photoresist film to light, and developing the photoresist film; performing a first dry-etching by dry-etching the passivation film using the photoresist pattern as an etch mask; performing a baking to reduce a size of the photoresist pattern; performing a second dry-etching to form a contact hole by dry-etching the passivation film again using the photoresist pattern as a mask; removing the photoresist pattern; and forming a pixel electrode of a carbon composition that includes carbon nanotubes and/or graphene on a top surface of the passivation film.
    Type: Application
    Filed: July 28, 2011
    Publication date: May 10, 2012
    Inventors: Hong Long NING, Chang-Oh Jeong, Ji-Young Park, Sang-Gab Kim, Sung-Haeng Cho, Yeon-Hong Kim, Jin-Su Byun
  • Patent number: 8058114
    Abstract: A gate line includes a first seed layer formed on a base substrate and a first metal layer formed on the first seed layer. A first insulation layer is formed on the base substrate. A second insulation layer is formed on the base substrate. Here, a line trench is formed through the second insulation layer in a direction crossing the gate line. A data line includes a second seed layer formed below the line trench and a second metal layer formed in the line trench. A pixel electrode is formed in a pixel area of the base substrate. Therefore, a trench of a predetermined depth is formed using an insulation layer and a metal layer is formed through a plating method, so that a metal line having a sufficient thickness may be formed.
    Type: Grant
    Filed: June 9, 2010
    Date of Patent: November 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jang-Soo Kim, Hong-Long Ning, Bong-Kyun Kim, Hong-Sick Park, Shi-Yul Kim, Chang-Oh Jeong, Sang-Gab Kim, Jae-Hyoung Youn, Woo-Geun Lee, Yang-Ho Bae, Pil-Sang Yun, Jong-Hyun Choung, Sun-Young Hong, Ki-Won Kim, Byeong-Jin Lee, Young-Wook Lee, Jong-In Kim, Byeong-Beom Kim, Nam-Seok Suh
  • Patent number: 8044398
    Abstract: A display substrate includes an insulating substrate, a thin-film transistor (TFT), a pixel electrode, a signal line and a pad part. The insulating substrate has a display region and a peripheral region surrounding the display region. The TFT is in the display region of the insulating substrate. The pixel electrode is in the display region of the insulating substrate and electrically connected to the TFT. The signal line is on the insulating substrate and extends from the peripheral region toward the display region. The pad part is in the peripheral region and electrically connects to the signal line. The pad part is formed in a trench of the insulating substrate and includes a region that extends into the insulating substrate. Therefore, the signal line may be securely attached to the insulating substrate.
    Type: Grant
    Filed: December 9, 2008
    Date of Patent: October 25, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hong-Long Ning, Chang-Oh Jeong, Je-Hun Lee, Yang-Ho Bae, Pil-Sang Yun, Hong-Sick Park, Joo-Ae Youn, Byeong-Beom Kim, Byeong-Jin Lee
  • Publication number: 20100261322
    Abstract: A gate line includes a first seed layer formed on a base substrate and a first metal layer formed on the first seed layer. A first insulation layer is formed on the base substrate. A second insulation layer is formed on the base substrate. Here, a line trench is formed through the second insulation layer in a direction crossing the gate line. A data line includes a second seed layer formed below the line trench and a second metal layer formed in the line trench. A pixel electrode is formed in a pixel area of the base substrate. Therefore, a trench of a predetermined depth is formed using an insulation layer and a metal layer is formed through a plating method, so that a metal line having a sufficient thickness may be formed.
    Type: Application
    Filed: June 9, 2010
    Publication date: October 14, 2010
    Inventors: Jang-Soo Kim, Hong-Long Ning, Bong-Kyun Kim, Hong-Sick Park, Shi-Yul Kim, Chang-Oh Jeong, Sang-Gab Kim, Jae-Hyoung Youn, Woo-Geun Lee, Yang-Ho Bae, Pil-Sang Yun, Jong-Hyun Choung, Sun-Young Hong, Ki-Won Kim, Byeong-Jin Lee, Young-Wook Lee, Jong-In Kim, Byeong-Beom Kim, Nam-Seok Suh
  • Patent number: 7759738
    Abstract: A gate line includes a first seed layer formed on a base substrate and a first metal layer formed on the first seed layer. A first insulation layer is formed on the base substrate. A second insulation layer is formed on the base substrate. Here, a line trench is formed through the second insulation layer in a direction crossing the gate line. A data line includes a second seed layer formed below the line trench and a second metal layer formed in the line trench. A pixel electrode is formed in a pixel area of the base substrate. Therefore, a trench of a predetermined depth is formed using an insulation layer and a metal layer is formed through a plating method, so that a metal line having a sufficient thickness may be formed.
    Type: Grant
    Filed: November 12, 2008
    Date of Patent: July 20, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jang-Soo Kim, Hong-Long Ning, Bong-Kyun Kim, Hong-Sick Park, Shi-Yul Kim, Chang-Oh Jeong, Sang-Gab Kim, Jae-Hyoung Youn, Woo-Geun Lee, Yang-Ho Bae, Pil-Sang Yun, Jong-Hyun Choung, Sun-Young Hong, Ki-Won Kim, Byeong-Jin Lee, Young-Wook Lee, Jong-In Kim, Byeong-Beom Kim, Nam-Seok Suh
  • Publication number: 20090181226
    Abstract: A method for manufacturing a metal line embedded in a substrate includes forming a trench in the substrate, bringing a stenciling plate having a through hole corresponding to the trench into contact with the substrate with the through hole being aligned to and exposing the trench, applying a fluidic and solidifiable metallic coating material through the through hole and into the trench, separating the stenciling plate from the substrate and solidifying the metallic coating material in the trench.
    Type: Application
    Filed: January 15, 2009
    Publication date: July 16, 2009
    Inventors: Hong-Long Ning, Chang-Oh Jeong, Pil-Sang Yun, Byeong-Beom Kim, Je-Hun Lee, Do-Hyun Kim
  • Publication number: 20090179203
    Abstract: A display substrate includes an insulating substrate, a thin-film transistor (TFT), a pixel electrode, a signal line and a pad part. The insulating substrate has a display region and a peripheral region surrounding the display region. The TFT is in the display region of the insulating substrate. The pixel electrode is in the display region of the insulating substrate and electrically connected to the TFT. The signal line is on the insulating substrate and extends from the peripheral region toward the display region. The pad part is in the peripheral region and electrically connects to the signal line. The pad part is formed in a trench of the insulating substrate and includes a region that extends into the insulating substrate. Therefore, the signal line may be securely attached to the insulating substrate.
    Type: Application
    Filed: December 9, 2008
    Publication date: July 16, 2009
    Inventors: Hong-Long Ning, Chang-Oh Jeong, Je-Hun Lee, Yang-Ho Bae, Pil-Sang Yun, Hong-Sick Park, Joo-Ae Youn, Byeong-Beom Kim, Byeong-Jin Lee
  • Publication number: 20090121228
    Abstract: A gate line includes a first seed layer formed on a base substrate and a first metal layer formed on the first seed layer. A first insulation layer is formed on the base substrate. A second insulation layer is formed on the base substrate. Here, a line trench is formed through the second insulation layer in a direction crossing the gate line. A data line includes a second seed layer formed below the line trench and a second metal layer formed in the line trench. A pixel electrode is formed in a pixel area of the base substrate. Therefore, a trench of a predetermined depth is formed using an insulation layer and a metal layer is formed through a plating method, so that a metal line having a sufficient thickness may be formed.
    Type: Application
    Filed: November 12, 2008
    Publication date: May 14, 2009
    Inventors: Jang-Soo Kim, Hong-Long Ning, Bong-Kyun Kim, Hong-Sick Park, Shi-Yul Kim, Chang-Oh Jeong, Sang-Gab Kim, Jae-Hyoung Youn, Woo-Geun Lee, Yang-Ho Bae, Pil-Sang Yun, Jong-Hyun Choung, Sun-Young Hong, Ki-Won Kim, Byeong-Jin Lee, Yopung-Wook Lee, Jong-In Kim, Byeong-Beom Kim, Nam-Seok Suh
  • Publication number: 20090117333
    Abstract: A method of manufacturing a display device includes: forming an auxiliary layer including at least one of metal and a metal oxide on an insulating substrate; forming a photoresist layer pattern partially exposing the auxiliary layer on the auxiliary layer; forming a trench on the insulating substrate by etching the exposed auxiliary layer and the insulating substrate under the exposed auxiliary layer; forming a seed layer including a first seed layer disposed on the photoresist layer pattern and a second seed layer disposed in the trench; removing the photoresist layer pattern and the first seed layer by lifting off the photoresist layer pattern; removing the auxiliary layer remaining on the insulating substrate after lifting off the photoresist layer pattern; and forming a main wiring layer on the second seed layer by electroless plating.
    Type: Application
    Filed: August 26, 2008
    Publication date: May 7, 2009
    Inventors: Byeong-Jin Lee, Hong-sick Park, Hong-long Ning, Chang-oh Jeong, Yang-ho Bae, Pil-sang Yun, Sung-hen Cho, Ki-Yong Song, Seung-jae Jung, Byeong-beom Kim
  • Publication number: 20080314628
    Abstract: Disclosed is a method of forming a metal pattern, the method comprising depositing a dielectric substrate on a supporting substrate; forming a latent mask pattern of a metal pattern on the dielectric substrate; etching the dielectric substrate exposed by the latent mask pattern; forming a seed layer on the supporting substrate by activating the supporting substrate; removing the latent mask pattern and the portion of the seed layer disposed on the latent mask pattern through a lift-off process; and plating a metal layer on the patterned seed layer.
    Type: Application
    Filed: January 29, 2008
    Publication date: December 25, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ki Yong SONG, Sung-Hen CHO, Jun Hyuk MOON, Chang Oh JEONG, Hong Long NING