Patents by Inventor Hong-Ru Liu

Hong-Ru Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10971497
    Abstract: A memory cell includes a curved gate channel transistor, a buried bit line, a word line and a capacitor. The curved gate channel transistor has a first doped region located in a substrate, a second doped region and a third doped region located on the substrate, wherein the second doped region is directly on the first doped region and the third doped region is right next to the second doped region, thereby constituting a curved gate channel. The buried bit line is located below the first doped region. The word line covers the second doped region. The capacitor is located above the curved gate channel transistor and in electrical contact with the third doped region. The present invention also provides a memory cell having a vertical gate channel transistor, and the vertical gate channel has current flowing downward.
    Type: Grant
    Filed: January 10, 2018
    Date of Patent: April 6, 2021
    Assignees: UNITED MICROELECTRONICS CORP., Fujian Jinhua Integrated Circuit Co., Ltd.
    Inventors: Hong-Ru Liu, Kuei-Hsuan Yu
  • Patent number: 10872858
    Abstract: A semiconductor memory device includes a semiconductor substrate, a plurality of word lines, and a plurality of bit lines. The semiconductor substrate includes a plurality of active areas. The word lines are disposed parallel to one another, and each of the word lines is elongated in a first direction. Each of the word lines overlaps at least one of the active areas. The bit lines are disposed parallel to one another, and each of the bit lines is elongated in a second direction. Each of the bit lines overlaps at least one of the active areas. The bit lines cross the word lines. An included angle between the first direction and the second direction is larger than 0 degree and smaller than 90 degrees.
    Type: Grant
    Filed: July 4, 2018
    Date of Patent: December 22, 2020
    Assignees: UNITED MICROELECTRONICS CORP., Fujian Jinhua Integrated Circuit Co., Ltd.
    Inventors: Hong-Ru Liu, Kuei-Hsuan Yu
  • Patent number: 10658368
    Abstract: A dynamic random access memory (DRAM) includes a first bit line extending along a first direction, a first buried word line extending along a second direction, and an active region overlapping part of the first bit line and part of the first buried word line. Preferably, the active region comprises a V-shape. Moreover, the DRAM also includes at least a storage node contact overlapping one end of the active region, in which the storage node contact includes an ellipse.
    Type: Grant
    Filed: December 20, 2017
    Date of Patent: May 19, 2020
    Assignees: UNITED MICROELECTRONICS CORP., Fujian Jinhua Integrated Circuit Co., Ltd.
    Inventors: Wan-Chi Wu, Kai-Ping Chen, Hong-Ru Liu
  • Publication number: 20190189618
    Abstract: A memory cell includes a curved gate channel transistor, a buried bit line, a word line and a capacitor. The curved gate channel transistor has a first doped region located in a substrate, a second doped region and a third doped region located on the substrate, wherein the second doped region is directly on the first doped region and the third doped region is right next to the second doped region, thereby constituting a curved gate channel. The buried bit line is located below the first doped region. The word line covers the second doped region. The capacitor is located above the curved gate channel transistor and in electrical contact with the third doped region. The present invention also provides a memory cell having a vertical gate channel transistor, and the vertical gate channel has current flowing downward.
    Type: Application
    Filed: January 10, 2018
    Publication date: June 20, 2019
    Inventors: Hong-Ru Liu, Kuei-Hsuan Yu
  • Publication number: 20190157277
    Abstract: A dynamic random access memory (DRAM) includes a first bit line extending along a first direction, a first buried word line extending along a second direction, and an active region overlapping part of the first bit line and part of the first buried word line. Preferably, the active region comprises a V-shape. Moreover, the DRAM also includes at least a storage node contact overlapping one end of the active region, in which the storage node contact includes an ellipse.
    Type: Application
    Filed: December 20, 2017
    Publication date: May 23, 2019
    Inventors: Wan-Chi Wu, Kai-Ping Chen, Hong-Ru Liu
  • Publication number: 20190067183
    Abstract: A semiconductor memory device includes a semiconductor substrate, a plurality of word lines, and a plurality of bit lines. The semiconductor substrate includes a plurality of active areas. The word lines are disposed parallel to one another, and each of the word lines is elongated in a first direction. Each of the word lines overlaps at least one of the active areas. The bit lines are disposed parallel to one another, and each of the bit lines is elongated in a second direction. Each of the bit lines overlaps at least one of the active areas. The bit lines cross the word lines. An included angle between the first direction and the second direction is larger than 0 degree and smaller than 90 degrees.
    Type: Application
    Filed: July 4, 2018
    Publication date: February 28, 2019
    Inventors: Hong-Ru Liu, Kuei-Hsuan Yu