Patents by Inventor Hong Xia

Hong Xia has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8291200
    Abstract: A comparison circuit can reduce the amount of power consumed when searching a load queue or a store queue of a microprocessor. Some embodiments of the comparison circuit use a comparison unit that performs an initial comparison of addresses using a subset of the address bits. If the initial comparison results in a match, a second comparison unit can be enabled to compare another subset of the address bits.
    Type: Grant
    Filed: August 4, 2009
    Date of Patent: October 16, 2012
    Assignee: STMicroelectronics (Beijing) R&D Co., Ltd.
    Inventors: Kai-Feng Wang, Hong-Xia Sun, Yong-Qiang Wu
  • Publication number: 20120173848
    Abstract: An embodiment of an instruction pipeline includes first and second sections. The first section is operable to provide first and second ordered instructions, and the second section is operable, in response to the second instruction, to read first data from a data-storage location, is operable, in response to the first instruction, to write second data to the data-storage location after reading the first data, and is operable, in response to the writing the second data after reading the first data, to cause the flushing of a some, but not all, of the pipeline. Such an instruction pipeline may reduce the processing time lost and the energy expended due to a pipeline flush by flushing only a portion of the pipeline instead of flushing the entire pipeline.
    Type: Application
    Filed: December 30, 2011
    Publication date: July 5, 2012
    Applicant: STMICROELECTRONICS R&D (BEIJING) CO. LTD
    Inventors: Hong Xia SUN, Yong Qiang WU, Kai Feng WANG, Peng Fei ZHU
  • Publication number: 20120172681
    Abstract: An embodiment comprises includes an apparatus with a housing wearable by a subject and a first sensor operable to detect a position of the subject. An embodiment of the apparatus includes a second sensor operable to detect a body state of the subject, where the first body state may be a vital sign such as heart rate, blood pressure, body temperature or respiratory rate. The apparatus may also include a wireless module, and be operable to transmit body state data and position data to a remote device. The apparatus may include a gyroscope or an accelerometer, and may be operable to detect rotational change in the subject's position about and axis, linear acceleration of the subject along an axis, a change in position of the subject, or a rate of change in position of the subject.
    Type: Application
    Filed: December 30, 2011
    Publication date: July 5, 2012
    Applicant: STMICROELECTRONICS R&D (BEIJING) CO. LTD
    Inventors: Hong Xia SUN, Yong Qiang WU, Kai Feng WANG, Peng Fei ZHU
  • Publication number: 20120173846
    Abstract: In a network-on-chip (NoC) system, multiple data messages may be transferred among modules of the system. Power consumption due to the transfer of the messages may affect a cost and overall performance of the system. A described technique provides a way to reduce a volume of data transferred in the NoC system by exploiting redundancy of data messages. Thus, if a data message to be sent from a source in the NoC includes so-called “zero” bytes that are bytes including only bits set to “0,” such zero bytes may not be transmitted in the NoC. Information on whether each byte of the data message is a zero byte may be recorded in a storage such as a data structure. This information, together with non-zero bytes of the data message, may form a compressed version of the data message. The information may then be used to uncompress the compressed data message at a destination.
    Type: Application
    Filed: December 14, 2011
    Publication date: July 5, 2012
    Applicant: STMicroelectronics (Beijing) R&D Co., Ltd.
    Inventors: Kai Feng Wang, Peng Fei Zhu, Hong Xia Sun, Yong Qiang Wu
  • Publication number: 20120157769
    Abstract: An embodiment comprises and apparatus having an image capture device with an image axis and a gyroscope operable to indicate the orientation of the image axis. An embodiment of a capsule endoscopy system comprises an imaging capsule and an external unit. The imaging capsule may comprise an image capture device having an image axis and a gyroscope operable to indicate the orientation of the image axis. The external unit may comprise a gyroscope operable to indicate an orientation of a subject and a harness wearable by a subject and operable to align the gyroscope with the subject. The imaging capsule may send and image to an external unit for processing and display, and the external unit may provide for calculation of the image-axis orientation relative to the body.
    Type: Application
    Filed: December 18, 2011
    Publication date: June 21, 2012
    Applicant: STMICROELECTRONICS R&D (BEIJING) CO. LTD
    Inventors: Peng Fei Zhu, Yong Qiang Wu, Kai Feng Wang, Hong Xia Sun
  • Publication number: 20110016658
    Abstract: A handheld drain clearing device includes a first compressed air collection chamber and a cylindrical chamber for housing a cylinder. The central axis of said cylindrical chamber coincides with the central axis of said first compressed air collection chamber. A second compressed air collection chamber is formed within said cylindrical chamber and extends into said first compressed air collection chamber. To operate, a user first pushes the air into the second compressed air collection chamber, and then further pushes said cylinder inward to force said compressed air through a gate, into the first compressed air collection chamber. Finally, use a trigger component to discharge the highly compressed air to clear the blockage.
    Type: Application
    Filed: July 22, 2009
    Publication date: January 27, 2011
    Inventor: Hong Xia
  • Patent number: 7836493
    Abstract: A management server manufactures a secure, tamper-resistant token for a particular user specifying the permissions and authorizations that user possesses. The token may be in the form of a digitally-signed message specifying, for example, a particular computer and associated port number that the user is permitted to access. The management server delivers the token to the user, preferably over a secure communications session. When challenged, the user presents the secure token to the security proxy server. The security proxy server examines the token to be sure it is authentic and has not be tampered with, and then extracts information contained in the token to determine the user's authorization to access a particular computer, particular port number and/or other resource.
    Type: Grant
    Filed: April 24, 2003
    Date of Patent: November 16, 2010
    Assignee: Attachmate Corporation
    Inventors: Sharon (Hong) Xia, Dan Brombaugh
  • Publication number: 20100205387
    Abstract: Embodiments of a processor architecture efficiently implement shadow registers in hardware. A register system in a processor includes a set of physical data registers coupled to register renaming logic. The register renaming logic stores data in and retrieves data from the set of physical registers when the processor is in a first processor state. The register renaming logic identifies ones of the set of physical registers that have a first operational state as a first group of registers and identifies the remaining ones of the set of physical registers as a second group of registers in response to an indication that the processor is to enter a second processor state from the first processor state. The register renaming logic stores data in and retrieves data from the second group of registers but not the first group of registers when the processor is in the second processor state.
    Type: Application
    Filed: January 20, 2010
    Publication date: August 12, 2010
    Applicant: STMICROELECTRONICS (BEIJING) R&D CO. LTD.
    Inventors: Hong-Xia Sun, Peng Fei Zhu, Yong Qiang Wu
  • Publication number: 20100205409
    Abstract: Embodiments of a processor architecture utilizing multi-bank implementation of physical register mapping table are provided. A register renaming system to correlate architectural registers to physical registers includes a physical register mapping table and a renaming logic. The physical register mapping table has a plurality of entries each indicative of a state of a respective physical register. The mapping table has a plurality of non-overlapping sections each of which having respective entries of the mapping table. The renaming logic is coupled to search a number of the sections of the mapping table in parallel to identify entries that indicate the respective physical registers have a first state. The renaming logic selectively correlates each of a plurality of architectural registers to a respective physical register identified as being in the first state. Methods of utilizing the multi-bank implementation of physical register mapping table are also provided.
    Type: Application
    Filed: February 4, 2010
    Publication date: August 12, 2010
    Applicant: STMicroelectronics (Beijing) R&D Co. Ltd.
    Inventors: Peng Fei Zhu, Hong-Xia Sun, Yong Qiang Wu
  • Publication number: 20100169617
    Abstract: A system for recovering an architecture register mapping table (ARMT). The system includes a first number of collection circuits and decode circuits, a second number of selection circuits, and an enable circuit. Information related to the mapping between each physical register and an appropriate architecture register is obtained from a physical register mapping table (PRMT) by one and only one collection circuit during only one of a fourth number of instruction cycles. Each decode circuit has its input coupled to the output of one different collection circuit and is capable of converting its input into a third number bit wide binary string selection code at its output. Each selection circuit is configured to receive from each selection code a bit from a bit position associated with that selection circuit. The enable circuit is configured to appropriately enable mapping of information from the PRMT to the ARMT.
    Type: Application
    Filed: December 23, 2009
    Publication date: July 1, 2010
    Applicant: STMICROELECTRONICS (BEIJING) R&D CO. LTD.
    Inventors: Hong-Xia Sun, Kai-Feng Wang, Peng-Fei Zhu, Yong-Qiang Chris Wu
  • Publication number: 20100169626
    Abstract: A system and method for predicting the execution of a branch of computer-executable instructions. In an embodiment, a branch predictor may include a program-counter register operable to store a program-counter value and a branch-history register operable to store a branch-history value. Additionally, the branch predictor may include a prediction hash table having a plurality of prediction values each uniquely corresponding to a plurality of memory locations. With these components, the branch predictor may generate a first prediction value that corresponds to the program-counter value and may generate a second prediction value that corresponds to a logical combination of the program-counter value and the branch-history value.
    Type: Application
    Filed: November 9, 2009
    Publication date: July 1, 2010
    Applicant: STMicroelectronics R&D (Beijing) Co., Ltd
    Inventors: Kai-Feng WANG, Hong-Xia Sun
  • Publication number: 20100169616
    Abstract: An embodiment of a technique for selecting instructions for execution from an issue queue at multiple function units while reducing the chances of instruction collisions. Each function unit in a processor may include a selection logic circuit that selects a specific instruction from the issue queue for execution. In order to avoid instruction collision, a function unit may have a selection logic circuit that may select two instructions from an instruction queue: one according to a first selection technique and one according to a second selection technique. Then, by comparing the instruction selected by the first selection technique to the instruction selected by the selection logic circuit of another function unit, the instruction selected by the second technique may be used instead if there will be an instruction collision because the instruction selected by the first selection technique is the same as the instruction selected at a different function unit.
    Type: Application
    Filed: December 4, 2009
    Publication date: July 1, 2010
    Applicant: STMicroelectronics R&D (Beijing) Co., Ltd.
    Inventors: Kai-Feng WANG, Hong-Xia Sun, Peng-fei Zhu, Yong-qiang Wu
  • Publication number: 20100169625
    Abstract: Some microprocessors check branch prediction information in a branch history table and/or a branch target buffer. To check for branch prediction information, a microprocessor can identify which instructions are control flow instructions and which instructions are non control flow instructions. To reduce power consumption in the branch history table and/or branch target buffer, the branch history table and/or branch target buffer can check for branch prediction information corresponding to the control flow instructions and not the non control flow instructions.
    Type: Application
    Filed: August 4, 2009
    Publication date: July 1, 2010
    Applicant: STMicroelectronics (Beijing) R&D Co., Ltd.
    Inventors: Kai-Feng Wang, Hong-Xia Sun, Yong-Qiang Wu
  • Publication number: 20100145969
    Abstract: A comparison circuit can reduce the amount of power consumed when searching a load queue or a store queue of a microprocessor. Some embodiments of the comparison circuit use a comparison unit that performs an initial comparison of addresses using a subset of the address bits. If the initial comparison results in a match, a second comparison unit can be enabled to compare another subset of the address bits.
    Type: Application
    Filed: August 4, 2009
    Publication date: June 10, 2010
    Applicant: STMicroelectronics (Beijing) R&D Co., Ltd.
    Inventors: Kai-Feng Wang, Hong-Xia Sun, Yong-Qiang Wu
  • Patent number: 7149632
    Abstract: A method comprises storing data relating to the wear of a component of at least one turbine system in a database of a system for processing wear related information, generating a displayable menu containing a plurality of user-selectable links respectively associated with software modules of the system, and receiving an on-line selection of one of the user-selectable links to enable the associated software module of the system to generate displayable content including information relating to the wear of the component of the turbine system. The selected module may enable a quantitative amount of the wear of the component or qualitative wear range characterizing the amount of the wear of the component to be input and received on-line. Alternatively, the selected module may enable a component type to be input and received on-line and display a component fleet leader.
    Type: Grant
    Filed: March 10, 2003
    Date of Patent: December 12, 2006
    Assignee: General Electric Company
    Inventors: Dongming Gao, Hamid Reza Sarshar, Hong Xia, Richard Anthony Elliott
  • Publication number: 20060271311
    Abstract: A method comprises storing data relating to the wear of a component of at least one turbine system in a database of a system for processing wear related information, generating a displayable menu containing a plurality of user-selectable links respectively associated with software modules of the system, and receiving an on-line selection of one of the user-selectable links to enable the associated software module of the system to generate displayable content including information relating to the wear of the component of the turbine system. The selected module may enable a quantitative amount of the wear of the component or qualitative wear range characterizing the amount of the wear of the component to be input and received on-line. Alternatively, the selected module may enable a component type to be input and received on-line and display a component fleet leader.
    Type: Application
    Filed: March 10, 2003
    Publication date: November 30, 2006
    Inventors: Dongming Gao, Hamid Sarshar, Hong Xia, Richard Elliott
  • Publication number: 20050028235
    Abstract: The subject invention includes fruits with elevated potassium and the non-naturally salt tolerant occurring plants that produce fruit with elevated potassium when cultivated under elevated salt conditions. The present invention also includes methods of making such fruits and plants. One preferred method is generating a transgenic plant that has an ectopically expressed NHX related gene product.
    Type: Application
    Filed: July 10, 2003
    Publication date: February 3, 2005
    Inventors: Hong-Xia Zhang, Eduardo Blumwald
  • Patent number: D606717
    Type: Grant
    Filed: July 22, 2009
    Date of Patent: December 22, 2009
    Inventor: Hong Xia