Patents by Inventor Honghai He

Honghai He has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240113115
    Abstract: A semiconductor die includes: a silicon substrate; a trench gate NMOS transistor formed in a first device region of the silicon substrate; a trench gate PMOS transistor formed in a second device region of the silicon substrate and electrically connected to the trench gate NMOS transistor; and an isolation structure interposed between the first device region and the second device region. Methods of monolithically integrating the trench gate NMOS transistor and the trench gate PMOS transistor in the same semiconductor die are also described.
    Type: Application
    Filed: September 30, 2022
    Publication date: April 4, 2024
    Inventors: Harsh Naik, Timothy Henson, Honghai He, Robert Haase, Ashita Mirchandani, Alireza Mojab
  • Publication number: 20230307450
    Abstract: In an embodiment, a semiconductor device is provided that includes: a vertical power FET configured to switch a load current and provide a channel of a first conductivity type; and a lateral FET configured to drive the vertical power FET and provide a channel of a second conductivity type opposing the first conductivity type. The vertical power FET and the lateral FET are monolithically integrated into a semiconductor substrate of the first conductivity type and a drain of the lateral FET is electrically coupled to a gate of the vertical power FET.
    Type: Application
    Filed: March 14, 2023
    Publication date: September 28, 2023
    Inventors: Harsh Naik, Timothy Henson, Ashita Mirchandani, Robert Haase, Honghai He
  • Publication number: 20230307454
    Abstract: In an embodiment, a semiconductor device includes a vertical power FET for switching a load current, the power FET including a channel region of a first conductivity type and a first lateral FET and a second lateral FET providing an output stage of gate driver circuitry for driving the power FET. The first lateral FET includes a channel region of the first conductivity type and the second lateral FET includes a channel region of a second conductivity type opposing the first conductivity type. The power FET and the first and second lateral FETs are monolithically integrated into a semiconductor substrate of the first conductivity type and that has a first surface. A drain of the first lateral FET and a source of the second lateral FET are electrically coupled to a gate of the power FET.
    Type: Application
    Filed: March 14, 2023
    Publication date: September 28, 2023
    Inventors: Honghai He, Robert Haase, Harsh Naik, Timothy Henson, Ashita Mirchandani