Patents by Inventor Hoon-joo Na

Hoon-joo Na has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180069006
    Abstract: A semiconductor device may include a substrate, a first nanowire, a second nanowire, a first gate insulating layer, a second gate insulating layer, a first metal layer and a second metal layer. The first gate insulating layer may be along a periphery of the first nanowire. The second gate insulating layer may be along a periphery of the second nanowire. The first metal layer may be on a top surface of the first gate insulating layer along the periphery of the first nanowire. The first metal layer may have a first crystal grain size. The second metal layer may be on a top surface of the second gate insulating layer along the periphery of the second nanowire. The second metal layer may have a second crystal grain size different from the first crystal grain size.
    Type: Application
    Filed: March 7, 2017
    Publication date: March 8, 2018
    Inventors: Jae Jung Kim, Young Suk CHAI, Sang Yong KIM, Hoon Joo NA, Sang Jin HYUN
  • Publication number: 20180019314
    Abstract: A semiconductor device includes a first transistor comprising a first dielectric film on a substrate and a first work function metal film of a first conductivity type on the first dielectric film, a second transistor comprising a second dielectric film on the substrate and a second work function metal film of the first conductivity type on the second dielectric film, and a third transistor comprising a third dielectric film on the substrate and a third work function metal film of the first conductivity type on the third dielectric film. The first dielectric film comprises a work function tuning material and the second dielectric film does not comprise the work function tuning material. The first work function metal film has different thickness than the third work function metal film. Related methods are also described.
    Type: Application
    Filed: September 27, 2017
    Publication date: January 18, 2018
    Inventors: Wan-Don Kim, Oh-Seong KWON, Hoon-Joo NA, Hyeok-Jun SON, Jae-Yeol SONG, Sung-Kee HAN, Sang-Jin HYUN
  • Publication number: 20180012889
    Abstract: Integrated circuit devices include a substrate including first and second fin-type active regions and first and second gate structures. The first gate structure includes first gate insulating layer on the first fin-type active region to cover upper surface and both side surfaces of the first fin-type active region, first gate electrode on the first gate insulating layer and has first thickness in first direction perpendicular to upper surface of the substrate, and second gate electrode on the first gate electrode. The second gate structure includes second gate insulating layer on the second fin-type active region to cover upper surface and both side surfaces of the second fin-type active region, third gate insulating layer on the second gate insulating layer, third gate electrode on the third gate insulating layer and has second thickness different from the first thickness in the first direction, and fourth gate electrode on the third gate electrode.
    Type: Application
    Filed: September 7, 2017
    Publication date: January 11, 2018
    Inventors: Jae-Yeol Song, Wan-don Kim, Oh-seong Kwon, Hyeok-jun Son, Sang-jin Hyun, Hoon-joo NA
  • Patent number: 9812448
    Abstract: Provided are a semiconductor device configured to block a physical diffusion path by forming an oxide layer between barrier layers to prevent impurities from being diffused through the physical diffusion path between the barrier layers, and a method for fabricating the semiconductor device. The semiconductor device includes a gate insulation layer formed on a substrate, a first barrier layer formed on the gate insulation layer, an oxide layer formed on the first barrier layer, the oxide layer including an oxide formed by oxidizing a material included in the first barrier layer, a second barrier layer formed on the oxide layer, a gate electrode formed on the second barrier layer, and source/drains disposed at opposite sides of the gate electrode in the substrate.
    Type: Grant
    Filed: December 9, 2015
    Date of Patent: November 7, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Oh-Seong Kwon, Jin-Kyu Jang, Wan-Don Kim, Hoon-Joo Na, Sang-Jin Hyun
  • Patent number: 9806075
    Abstract: Integrated circuit devices include a substrate including first and second fin-type active regions and first and second gate structures. The first gate structure includes first gate insulating layer on the first fin-type active region to cover upper surface and both side surfaces of the first fin-type active region, first gate electrode on the first gate insulating layer and has first thickness in first direction perpendicular to upper surface of the substrate, and second gate electrode on the first gate electrode. The second gate structure includes second gate insulating layer on the second fin-type active region to cover upper surface and both side surfaces of the second fin-type active region, third gate insulating layer on the second gate insulating layer, third gate electrode on the third gate insulating layer and has second thickness different from the first thickness in the first direction, and fourth gate electrode on the third gate electrode.
    Type: Grant
    Filed: January 20, 2016
    Date of Patent: October 31, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-yeol Song, Wan-don Kim, Oh-seong Kwon, Hyeok-jun Son, Sang-jin Hyun, Hoon-joo Na
  • Patent number: 9793368
    Abstract: Semiconductor devices are provided. A semiconductor device includes an insulating layer. The semiconductor device includes a rare earth element supply layer on the insulating layer. Moreover, the semiconductor device includes a metal layer that is on the rare earth element supply layer. The rare earth element supply layer is between the insulating layer and the metal layer. Methods of forming semiconductor devices are also provided.
    Type: Grant
    Filed: February 19, 2016
    Date of Patent: October 17, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyeok-jun Son, Wan-don Kim, Hoon-joo Na, Sang-jin Hyun, Yoon-tae Hwang, Jae-yeol Song
  • Patent number: 9786761
    Abstract: An integrated circuit device includes a substrate including an active region, an interfacial layer including a lower insulating layer on the active region, the lower insulating layer doped with a chalcogen element having an atomic weight equal to or greater than 16, a gate insulation layer on the interfacial layer, and a gate electrode on the gate insulation layer.
    Type: Grant
    Filed: December 1, 2015
    Date of Patent: October 10, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-soo Lee, Hu-yong Lee, Won-keun Chung, Hoon-joo Na, Taek-soo Jeon, Sang-jin Hyun
  • Patent number: 9780183
    Abstract: A semiconductor device includes a first transistor comprising a first dielectric film on a substrate and a first work function metal film of a first conductivity type on the first dielectric film, a second transistor comprising a second dielectric film on the substrate and a second work function metal film of the first conductivity type on the second dielectric film, and a third transistor comprising a third dielectric film on the substrate and a third work function metal film of the first conductivity type on the third dielectric film. The first dielectric film comprises a work function tuning material and the second dielectric film does not comprise the work function tuning material. The first work function metal film has different thickness than the third work function metal film. Related methods are also described.
    Type: Grant
    Filed: January 6, 2016
    Date of Patent: October 3, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wan-Don Kim, Oh-Seong Kwon, Hoon-Joo Na, Hyeok-Jun Son, Jae-Yeol Song, Sung-Kee Han, Sang-Jin Hyun
  • Publication number: 20170125408
    Abstract: Semiconductor device having less defects in a gate insulating film and improved reliability and methods of forming the semiconductor devices are provided. The semiconductor devices may include a gate insulating film on a substrate and a gate electrode structure on the gate insulating film. The gate electrode structure may include a lower conductive film, a silicon oxide film, and an upper conductive film sequentially stacked on the gate insulating film. The lower conductive film may include a barrier metal layer.
    Type: Application
    Filed: October 27, 2016
    Publication date: May 4, 2017
    Inventors: Moon-Kyu PARK, Jae-Yeol Song, Hoon-Joo Na, Yoon-Tae Hwang, Ki-Joong Yoon, Sang-Jin Hyun
  • Patent number: 9543300
    Abstract: Provided are a CMOS transistor, a semiconductor device having the transistor, and a semiconductor module having the device. The CMOS transistor may include first and second interconnection structures respectively disposed in first and second regions of a semiconductor substrate. The first and second regions of the semiconductor substrate may have different conductivity types. The first and second interconnection structures may be disposed on the semiconductor substrate. The first interconnection structure may have a different stacked structure from the second interconnection structure. The CMOS transistor may be disposed in the semiconductor device. The semiconductor device may be disposed in the semiconductor module.
    Type: Grant
    Filed: February 26, 2016
    Date of Patent: January 10, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hye-Lan Lee, Hong-Bae Park, Sang-Jin Hyun, Yu-Gyun Shin, Sug-Hun Hong, Hoon-Joo Na, Hyung-Seok Hong
  • Publication number: 20160351569
    Abstract: Provided are a semiconductor device in which a multi-threshold voltage is embodied by controlling a work function, and a method of manufacturing the same. The device includes a semiconductor substrate including a first region and a second region, a first active region formed in an upper portion of the first region of the semiconductor substrate, a second active region formed in an upper portion of the second region of the semiconductor substrate, a first gate structure formed on the semiconductor substrate across the first active region, the first gate structure including an interfacial layer, a high-k dielectric layer, a capping metal layer, and a work function metal layer that are stacked sequentially, and a second gate structure formed on the semiconductor substrate across the second active region, the second gate structure including the interfacial layer, the high-k dielectric layer, the capping metal layer, a dielectric layer, and the work function metal layer that are stacked sequentially.
    Type: Application
    Filed: May 25, 2016
    Publication date: December 1, 2016
    Inventors: Jae-yeol SONG, Moon-kyu PARK, Sang-jin HYUN, Hu-yong LEE, Hoon-joo NA, Hye-lan LEE
  • Publication number: 20160315165
    Abstract: An integrated circuit device includes a substrate including an active region, an interfacial layer including a lower insulating layer on the active region, the lower insulating layer doped with a chalcogen element having an atomic weight equal to or greater than 16, a gate insulation layer on the interfacial layer, and a gate electrode on the gate insulation layer.
    Type: Application
    Filed: December 1, 2015
    Publication date: October 27, 2016
    Inventors: Dong-soo LEE, Hu-yong LEE, Won-keun CHUNG, Hoon-joo NA, Taek-soo JEON, Sang-jin HYUN
  • Publication number: 20160315080
    Abstract: Integrated circuit devices include a substrate including first and second fin-type active regions and first and second gate structures. The first gate structure includes first gate insulating layer on the first fin-type active region to cover upper surface and both side surfaces of the first fin-type active region, first gate electrode on the first gate insulating layer and has first thickness in first direction perpendicular to upper surface of the substrate, and second gate electrode on the first gate electrode. The second gate structure includes second gate insulating layer on the second fin-type active region to cover upper surface and both side surfaces of the second fin-type active region, third gate insulating layer on the second gate insulating layer, third gate electrode on the third gate insulating layer and has second thickness different from the first thickness in the first direction, and fourth gate electrode on the third gate electrode.
    Type: Application
    Filed: January 20, 2016
    Publication date: October 27, 2016
    Inventors: Jae-yeol SONG, Wan-don KIM, Oh-seong KWON, Hyeok-jun SON, Sang-jin HYUN, Hoon-joo NA
  • Publication number: 20160315164
    Abstract: Semiconductor devices are provided. A semiconductor device includes an insulating layer. The semiconductor device includes a rare earth element supply layer on the insulating layer. Moreover, the semiconductor device includes a metal layer that is on the rare earth element supply layer. The rare earth element supply layer is between the insulating layer and the metal layer. Methods of forming semiconductor devices are also provided.
    Type: Application
    Filed: February 19, 2016
    Publication date: October 27, 2016
    Inventors: Hyeok-jun Son, Wan-don Kim, Hoon-joo Na, Sang-jin Hyun, Yoon-tae Hwang, Jae-yeol Song
  • Publication number: 20160314963
    Abstract: A method of forming a thin film includes forming an interface layer stack on a semiconductor substrate. Forming the interface layer stack may include performing a first surface treatment on the semiconductor substrate under a reducing atmosphere. Forming the interface layer stack may include performing a second surface treatment on the semiconductor substrate. The first surface treatment may be performed under a reducing atmosphere and the second surface treatment may be performed under a nitridation atmosphere. The first surface treatment may include forming a lower interface layer on a surface of the semiconductor substrate and the second surface treatment may include forming an upper interface layer. The first surface treatment may include selectively removing at least one oxide material from a native oxide film on the semiconductor substrate.
    Type: Application
    Filed: April 20, 2016
    Publication date: October 27, 2016
    Inventors: SUN-GYU CHOI, Sang-jin HYUN, Taek-soo JEON, Hoon-joo NA, Young-suk CHAI
  • Publication number: 20160307762
    Abstract: A method of curing a dielectric layer, such as a dielectric layer that has a relatively small thickness and/or a narrow width or a complicated shape, is provided. The method of curing a dielectric layer for the manufacture of a semiconductor device includes providing the dielectric layer, wherein the dielectric layer is on a semiconductor layer; forming a first metal-containing layer on the dielectric layer; forming a curing atom screening region in an upper portion of the first metal-containing layer by injecting screening atoms onto an upper surface of the first metal-containing layer; injecting curing atoms into the first metal-containing layer through the upper surface of the first metal-containing layer; and flowing the curing atoms into the dielectric layer in an atmosphere at a first temperature.
    Type: Application
    Filed: April 8, 2016
    Publication date: October 20, 2016
    Inventors: Yoon-tae Hwang, Ki-joong Yoon, Moon-kyu Park, Sang-jin Hyun, Hoon-joo Na
  • Publication number: 20160225868
    Abstract: A semiconductor device includes a first transistor comprising a first dielectric film on a substrate and a first work function metal film of a first conductivity type on the first dielectric film, a second transistor comprising a second dielectric film on the substrate and a second work function metal film of the first conductivity type on the second dielectric film, and a third transistor comprising a third dielectric film on the substrate and a third work function metal film of the first conductivity type on the third dielectric film. The first dielectric film comprises a work function tuning material and the second dielectric film does not comprise the work function tuning material. The first work function metal film has different thickness than the third work function metal film. Related methods are also described.
    Type: Application
    Filed: January 6, 2016
    Publication date: August 4, 2016
    Inventors: Wan-Don KIM, Oh-Seong KWON, Hoon-Joo NA, Hyeok-Jun SON, Jae-Yeol SONG, Sung-Kee HAN, Sang-Jin HYUN
  • Publication number: 20160204108
    Abstract: Provided are a CMOS transistor, a semiconductor device having the transistor, and a semiconductor module having the device. The CMOS transistor may include first and second interconnection structures respectively disposed in first and second regions of a semiconductor substrate. The first and second regions of the semiconductor substrate may have different conductivity types. The first and second interconnection structures may be disposed on the semiconductor substrate. The first interconnection structure may have a different stacked structure from the second interconnection structure. The CMOS transistor may be disposed in the semiconductor device. The semiconductor device may be disposed in the semiconductor module.
    Type: Application
    Filed: February 26, 2016
    Publication date: July 14, 2016
    Inventors: Hye-Lan Lee, Hong-Bae Park, Sang-Jin Hyun, Yu-Gyun Shin, Sug-Hun Hong, Hoon-Joo Na, Hyung-Seok Hong
  • Publication number: 20160181412
    Abstract: Provided are a semiconductor device configured to block a physical diffusion path by forming an oxide layer between barrier layers to prevent impurities from being diffused through the physical diffusion path between the barrier layers, and a method for fabricating the semiconductor device. The semiconductor device includes a gate insulation layer formed on a substrate, a first barrier layer formed on the gate insulation layer, an oxide layer formed on the first barrier layer, the oxide layer including an oxide formed by oxidizing a material included in the first barrier layer, a second barrier layer formed on the oxide layer, a gate electrode formed on the second barrier layer, and source/drains disposed at opposite sides of the gate electrode in the substrate.
    Type: Application
    Filed: December 9, 2015
    Publication date: June 23, 2016
    Inventors: Oh-Seong Kwon, Jin-Kyu Jang, Wan-Don Kim, Hoon-Joo Na, Sang-Jin Hyun
  • Patent number: 9287199
    Abstract: Provided are a CMOS transistor, a semiconductor device having the transistor, and a semiconductor module having the device. The CMOS transistor may include first and second interconnection structures respectively disposed in first and second regions of a semiconductor substrate. The first and second regions of the semiconductor substrate may have different conductivity types. The first and second interconnection structures may be disposed on the semiconductor substrate. The first interconnection structure may have a different stacked structure from the second interconnection structure. The CMOS transistor may be disposed in the semiconductor device. The semiconductor device may be disposed in the semiconductor module.
    Type: Grant
    Filed: December 20, 2010
    Date of Patent: March 15, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hye-Lan Lee, Hong-Bae Park, Sang-Jin Hyun, Yu-Gyun Shin, Sug-Hun Hong, Hoon-Joo Na, Hyung-Seok Hong