Patents by Inventor Hoyeon Jo

Hoyeon Jo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11824033
    Abstract: A semiconductor package including a core substrate, a semiconductor chip in the core substrate and having chip pads, a redistribution wiring layer covering a lower surface of the core substrate and including redistribution wirings electrically connected to the chip pads and a pair of capacitor pads exposed from an outer surface of the redistribution wiring layer, conductive pastes on the capacitor pads, respectively, and a capacitor via the conductive pastes and having first and second outer electrodes on the capacitor pads, respectively, may be provided. Each of the capacitor pads includes a pad pattern exposed from the outer surface of the redistribution wiring layer, and at least one via pattern at a lower portion of the pad pattern and electrically connected to at least one of the redistribution wirings. The via pattern is eccentric by a distance from a center line of the pad pattern.
    Type: Grant
    Filed: January 3, 2023
    Date of Patent: November 21, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyoyoung Jung, Jinsu Kim, Hyunsuk Yang, Kiju Lee, Hoyeon Jo, Ikkyu Jin
  • Publication number: 20230133567
    Abstract: A semiconductor package including a core substrate, a semiconductor chip in the core substrate and having chip pads, a redistribution wiring layer covering a lower surface of the core substrate and including redistribution wirings electrically connected to the chip pads and a pair of capacitor pads exposed from an outer surface of the redistribution wiring layer, conductive pastes on the capacitor pads, respectively, and a capacitor via the conductive pastes and having first and second outer electrodes on the capacitor pads, respectively, may be provided. Each of the capacitor pads includes a pad pattern exposed from the outer surface of the redistribution wiring layer, and at least one via pattern at a lower portion of the pad pattern and electrically connected to at least one of the redistribution wirings. The via pattern is eccentric by a distance from a center line of the pad pattern.
    Type: Application
    Filed: January 3, 2023
    Publication date: May 4, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Gyoyoung JUNG, Jinsu Kim, Hyunsuk Yang, Kiju Lee, Hoyeon Jo, Ikkyu Jin
  • Patent number: 11552038
    Abstract: A semiconductor package including a core substrate, a semiconductor chip in the core substrate and having chip pads, a redistribution wiring layer covering a lower surface of the core substrate and including redistribution wirings electrically connected to the chip pads and a pair of capacitor pads exposed from an outer surface of the redistribution wiring layer, conductive pastes on the capacitor pads, respectively, and a capacitor via the conductive pastes and having first and second outer electrodes on the capacitor pads, respectively, may be provided. Each of the capacitor pads includes a pad pattern exposed from the outer surface of the redistribution wiring layer, and at least one via pattern at a lower portion of the pad pattern and electrically connected to at least one of the redistribution wirings. The via pattern is eccentric by a distance from a center line of the pad pattern.
    Type: Grant
    Filed: June 9, 2021
    Date of Patent: January 10, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyoyoung Jung, Jinsu Kim, Hyunsuk Yang, Kiju Lee, Hoyeon Jo, Ikkyu Jin
  • Publication number: 20220130786
    Abstract: A semiconductor package including a core substrate, a semiconductor chip in the core substrate and having chip pads, a redistribution wiring layer covering a lower surface of the core substrate and including redistribution wirings electrically connected to the chip pads and a pair of capacitor pads exposed from an outer surface of the redistribution wiring layer, conductive pastes on the capacitor pads, respectively, and a capacitor via the conductive pastes and having first and second outer electrodes on the capacitor pads, respectively, may be provided. Each of the capacitor pads includes a pad pattern exposed from the outer surface of the redistribution wiring layer, and at least one via pattern at a lower portion of the pad pattern and electrically connected to at least one of the redistribution wirings. The via pattern is eccentric by a distance from a center line of the pad pattern.
    Type: Application
    Filed: June 9, 2021
    Publication date: April 28, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Gyoyoung JUNG, Jinsu KIM, Hyunsuk YANG, Kiju LEE, Hoyeon JO, Ikkyu JIN
  • Publication number: 20200152569
    Abstract: A fan-out semiconductor package includes a frame having a recess portion, and a semiconductor chip having an active surface on which a connection pad is disposed and an inactive surface opposing the active surface, the semiconductor chip being disposed in the recess portion. One or more through-grooves are disposed around the recess portion and each penetrate through at least a portion of the frame to each extend in a respective direction along a respective side surface of the semiconductor chip. A metal layer is disposed on side walls of the one or more through-grooves, and an encapsulant covers at least a portion of each of the frame and the semiconductor chip and fills at least a portion of the recess portion. A connection structure is disposed on the frame and the active surface of the semiconductor chip, and includes a redistribution layer electrically connected to the connection pad.
    Type: Application
    Filed: September 24, 2019
    Publication date: May 14, 2020
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jeongho Lee, Hoyeon Jo, Shanghoon Seo, Younggwan Ko, Sangkyu Lee