Patents by Inventor Hoyeun Huh

Hoyeun Huh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8456024
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Grant
    Filed: June 5, 2012
    Date of Patent: June 4, 2013
    Assignee: Panasonic Corporation
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Publication number: 20120241970
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Application
    Filed: June 5, 2012
    Publication date: September 27, 2012
    Applicant: Panasonic Corporation
    Inventors: Manabu OHNISHI, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Patent number: 8212366
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Grant
    Filed: October 27, 2010
    Date of Patent: July 3, 2012
    Assignee: Panasonic Corporation
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Publication number: 20110037173
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Application
    Filed: October 27, 2010
    Publication date: February 17, 2011
    Applicant: PANASONIC CORPORATION
    Inventors: Manabu OHNISHI, Koji TAKEMURA, Noriyuki NAGAI, Hoyeun HUH, Tomoyuki NAKAYAMA, Atsushi DOI
  • Patent number: 7847418
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Grant
    Filed: January 15, 2010
    Date of Patent: December 7, 2010
    Assignee: Panasonic Corporation
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Publication number: 20100117083
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Application
    Filed: January 15, 2010
    Publication date: May 13, 2010
    Applicant: Panasonic Corporation
    Inventors: Manabu OHNISHI, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Patent number: 7675184
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Grant
    Filed: June 19, 2008
    Date of Patent: March 9, 2010
    Assignee: Panasonic Corporation
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Publication number: 20080265252
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Application
    Filed: June 19, 2008
    Publication date: October 30, 2008
    Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Patent number: 7397138
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Grant
    Filed: March 14, 2006
    Date of Patent: July 8, 2008
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Publication number: 20060175714
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Application
    Filed: March 14, 2006
    Publication date: August 10, 2006
    Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Patent number: 7030503
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Grant
    Filed: March 26, 2004
    Date of Patent: April 18, 2006
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi
  • Publication number: 20040188857
    Abstract: Input/output cells are formed so as to be peripherally arranged adjacent to a corner cell on a surface of a semiconductor chip, and electrode pads are formed on the respective input/output cells. The electrode pads are configured in a zigzag pad arrangement so as to form inner and outer pad arrays. However, of the electrode pads forming the inner pad array, those electrode pads in predetermined areas adjacent to the two sides of the corner cell are not disposed, such that an interconnect pattern of a carrier which is bump-bonded to the semiconductor chip and vias are prevented from becoming complex.
    Type: Application
    Filed: March 26, 2004
    Publication date: September 30, 2004
    Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventors: Manabu Ohnishi, Koji Takemura, Noriyuki Nagai, Hoyeun Huh, Tomoyuki Nakayama, Atsushi Doi