Patents by Inventor HSIANG-HUA LU

HSIANG-HUA LU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240088124
    Abstract: A semiconductor structure, comprising a redistribution layer (RDL) including a dielectric layer and a conductive trace within the dielectric layer; a first conductive member disposed over the RDL and electrically connected with the conductive trace; a second conductive member disposed over the RDL and electrically connected with the conductive trace; a first die disposed over the RDL; a second die disposed over the first die, the first conductive member and the second conductive member; and a connector disposed between the second die and the second conductive member to electrically connect the second die with the conductive trace, wherein the first conductive member is electrically isolated from the second die.
    Type: Application
    Filed: November 24, 2023
    Publication date: March 14, 2024
    Inventors: HSIANG-TAI LU, SHUO-MAO CHEN, MILL-JER WANG, FENG-CHENG HSU, CHAO-HSIANG YANG, SHIN-PUU JENG, CHENG-YI HONG, CHIH-HSIEN LIN, DAI-JANG CHEN, CHEN-HUA LIN
  • Publication number: 20230132846
    Abstract: An electronic device is provided, and the manufacturing method of which is to stack a carrier structure on a circuit board having a reflector via a plurality of conductive elements, dispose a micro strip and an antenna layer communicatively connected to the reflector respectively on opposite sides of the carrier structure, dispose an antenna spacer on the carrier structure, cover the antenna spacer with an encapsulation layer, and form an antenna portion communicatively connected to the antenna layer on the encapsulation layer. Therefore, a better antenna performance can be obtained by disposing the micro strip on the bottom layer of the carrier structure and disposing the antenna layer on the top layer of the carrier structure.
    Type: Application
    Filed: November 3, 2022
    Publication date: May 4, 2023
    Inventors: Ying-Chieh PAN, Hsiang-Hua LU, Chi-Ting HUANG
  • Patent number: 11581260
    Abstract: A package structure includes a first chip, a first redistribution layer, a second chip, a second redistribution layer, a third redistribution layer, a carrier, and a first molding compound layer. The first redistribution layer is arranged on a surface of the first chip. The second redistribution layer is arranged on a surface of the second chip. The third redistribution layer interconnects the first redistribution layer and the second redistribution layer. The carrier is arranged on a side of the third redistribution layer away from the first redistribution layer and the second redistribution layer. The first molding compound layer covers the first chip, the first redistribution layer, the second chip, and the second redistribution layer. A manufacturing method is also disclosed.
    Type: Grant
    Filed: November 13, 2020
    Date of Patent: February 14, 2023
    Assignee: Kore Semiconductor Co., Ltd.
    Inventors: Chi-Ting Huang, Ching-Yu Ni, Hsiang-Hua Lu, Ying-Chieh Pan
  • Publication number: 20220344277
    Abstract: A fan-out packaging structure includes a redistribution layer and a positioning sheet formed on the redistribution layer. The positioning sheet defines at least one opening penetrating opposite sides of the positioning sheet. At least one chip is mounted in the at least one opening. The redistribution layer comprises at least one conductive circuit. The at least one chip is electrically coupled to a corresponding one conductive circuit.
    Type: Application
    Filed: July 8, 2022
    Publication date: October 27, 2022
    Inventors: YING-CHIEH PAN, HSIANG-HUA LU, CHING-YU NI
  • Patent number: 11462481
    Abstract: A fan-out packaging structure includes a redistribution layer and a positioning sheet formed on the redistribution layer. The positioning sheet defines at least one opening penetrating opposite sides of the positioning sheet. At least one chip is mounted in the at least one opening. The redistribution layer comprises at least one conductive circuit. The at least one chip is electrically coupled to a corresponding one conductive circuit.
    Type: Grant
    Filed: July 23, 2020
    Date of Patent: October 4, 2022
    Assignee: Kore Semiconductor Co., Ltd.
    Inventors: Ying-Chieh Pan, Hsiang-Hua Lu, Ching-Yu Ni
  • Publication number: 20220122951
    Abstract: Packaging structure includes a first packaging component and a second packaging component arranged in the first packaging component. The packaging component includes a first substrate, a first redistribution layer, a first electronic component, and a first packaging body. The first redistribution layer is arranged on the first substrate. The first electronic component is arranged on the first redistribution layer and electrically coupled to the first redistribution layer. The first packaging body is arranged on the first substrate and covers the first electronic component. The second packaging component includes a second substrate, a second redistribution layer, a second electronic component, and a second packaging body. The redistribution layer is arranged on the second substrate and electrically coupled to the first redistribution layer. The second electronic component is arranged on the second redistribution layer and electrically coupled to the second redistribution layer.
    Type: Application
    Filed: November 11, 2020
    Publication date: April 21, 2022
    Inventors: CHING-YU NI, HSIANG-HUA LU
  • Publication number: 20220122917
    Abstract: A package structure includes a first chip, a first redistribution layer, a second chip, a second redistribution layer, a third redistribution layer, a carrier, and a first molding compound layer. The first redistribution layer is arranged on a surface of the first chip. The second redistribution layer is arranged on a surface of the second chip. The third redistribution layer interconnects the first redistribution layer and the second redistribution layer. The carrier is arranged on a side of the third redistribution layer away from the first redistribution layer and the second redistribution layer. The first molding compound layer covers the first chip, the first redistribution layer, the second chip, and the second redistribution layer. A manufacturing method is also disclosed.
    Type: Application
    Filed: November 13, 2020
    Publication date: April 21, 2022
    Inventors: CHI-TING HUANG, CHING-YU NI, HSIANG-HUA LU, YING-CHIEH PAN
  • Publication number: 20220032292
    Abstract: A method for making a biochip structure, includes: providing a substrate and forming a plurality of biochips on a surface of the substrate; forming a carrier on a side of the substrate having the biochips, defining a plurality of through holes in the substrate from a side of the substrate away from the carrier; and filling conductive material in each of the through holes to connect one of the biochips. The carrier defines a plurality of openings. Each opening cooperates with substrate to form a micro-channel, and one of the biochips is exposed in the micro-channel.
    Type: Application
    Filed: November 13, 2020
    Publication date: February 3, 2022
    Inventors: HSIANG-HUA LU, CHING-YU NI, YING-CHIEH PAN
  • Publication number: 20210313244
    Abstract: A fingerprint identification chip package of reduced thickness in not requiring a supporting substrate includes a packaging material layer, a fingerprint identification chip in the packaging material layer, conductive pillars in the packaging material layer for structural support, the pillars being spaced apart from the fingerprint identification chip, and a redistribution layer on a side of the packaging material layer. The redistribution layer includes connecting wires, each wire is electrically coupled between the fingerprint identification chip and one conductive pillar. A plurality of pins is on a side of the packaging material layer opposite to the redistribution layer, each pin is electrically coupled to one conductive pillar.
    Type: Application
    Filed: August 25, 2020
    Publication date: October 7, 2021
    Inventors: HSIANG-HUA LU, YING-CHIEH PAN, CHING-YU NI
  • Patent number: 11056411
    Abstract: A chip packaging structure with better reliability includes a first protective layer, a redistribution layer formed on the first protective layer, at least one chip electrically connected to the redistribution layer, and an encapsulating layer covering the redistribution layer, the chip, and the side surfaces of the first protective layer. The first protective layer comprises an exposed surface and at least four side surfaces each connected to the exposed surface. A plurality of second openings is defined in the second protective layer, and a portion of the redistribution layer is exposed from the plurality of second openings.
    Type: Grant
    Filed: April 30, 2019
    Date of Patent: July 6, 2021
    Assignee: SOCLE TECHNOLOGY CORP.
    Inventors: Ching-Yu Ni, Hsiang-Hua Lu, Young-Way Liu
  • Publication number: 20210154666
    Abstract: A biochip packaging structure includes a chip packaging layer, a redistribution layer, and a microfluidic channel. The chip packaging layer includes a resin layer including a biochip and a conductive pillar located on each of two sides of the biochip. The biochip includes a first surface flush with and exposed out of a side of the resin layer. A first end of the conductive pillar is flush with a side of the resin layer opposite the biochip. A second end of the conductive pillar is flush with the first surface of the biochip. The redistribution layer includes a metal winding electrically coupled to the biochip and the adjacent conductive pillar. The metal winding includes a first winding portion coupled to the biochip and a second winding portion coupled between the first winding portion and the conductive pillar. The second winding portion is parallel to the first surface.
    Type: Application
    Filed: May 27, 2020
    Publication date: May 27, 2021
    Inventors: HSIANG-HUA LU, YING-CHIEH PAN, CHING-YU NI
  • Publication number: 20210151395
    Abstract: A package structure includes a first substrate, a first redistribution layer, a second substrate, a carrier chip, a first package, and a patch antenna. The first substrate is grooved for receiving the first redistribution layer. The first redistribution layer is provided with a reflector. The second substrate located on a side of the first substrate has a second redistribution layer which is electrically connected to the first redistribution layer. The carrier chip is on the second substrate and electrically connected to the second redistribution layer. The first package encases the first redistribution layer, the second redistribution layer, the second substrate, and the carrier chip. The patch antenna is on a side of the first package away from the first substrate. A packaged structure array and a manufacturing method thereof are further disclosed.
    Type: Application
    Filed: September 30, 2020
    Publication date: May 20, 2021
    Inventors: CHING-YU NI, HSIANG-HUA LU
  • Publication number: 20210134732
    Abstract: A fan-out packaging structure includes a redistribution layer and a positioning sheet formed on the redistribution layer. The positioning sheet defines at least one opening penetrating opposite sides of the positioning sheet. At least one chip is mounted in the at least one opening. The redistribution layer comprises at least one conductive circuit. The at least one chip is electrically coupled to a corresponding one conductive circuit.
    Type: Application
    Filed: July 23, 2020
    Publication date: May 6, 2021
    Inventors: YING-CHIEH PAN, HSIANG-HUA LU, CHING-YU NI
  • Publication number: 20200343285
    Abstract: A packaging structure for an image sensor includes a circuit board, an image sensor, a first installation bracket, and a second installation bracket. The image sensor is fixed on the circuit board via a first adhesive layer with high viscosity. The first installation bracket is fixed on the image sensor via a second adhesive layer with less (lower) viscosity. The second installation bracket is sleeved on an outside of the first installation bracket and is fixed on the circuit board via a third adhesive layer with a low (the lowest) viscosity. In assembly, relative positionings of the image sensor, the first installation bracket, and the second installation bracket in that order can be performed and adjusted without disturbing earlier positionings, thus any misalignment of the image sensor can be avoided or reduced, and the quality of the packaging structure is improved.
    Type: Application
    Filed: March 23, 2020
    Publication date: October 29, 2020
    Inventors: CHING-YU NI, HSIANG-HUA LU, TE-EN TSENG
  • Publication number: 20200279786
    Abstract: A chip packaging structure with better reliability includes a first protective layer, a redistribution layer formed on the first protective layer, at least one chip electrically connected to the redistribution layer, and an encapsulating layer covering the redistribution layer, the chip, and the side surfaces of the first protective layer. The first protective layer comprises an exposed surface and at least four side surfaces each connected to the exposed surface. A plurality of second openings is defined in the second protective layer, and a portion of the redistribution layer is exposed from the plurality of second openings.
    Type: Application
    Filed: April 30, 2019
    Publication date: September 3, 2020
    Inventors: CHING-YU NI, HSIANG-HUA LU, YOUNG-WAY LIU