Patents by Inventor Hsien-Pao Yang

Hsien-Pao Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11074959
    Abstract: A method is described. The method includes configuring first register space to establish ODT values of a data strobe signal trace of a DDR data bus. The method also includes configuring second register space to establish ODT values of a data signal trace of the DDR data bus. The ODT values for the data strobe signal trace are different than the ODT values for the data signal trace. The ODT values for the data strobe signal do not change when consecutive write operations of the DDR bus write to different ranks of a same DIMM.
    Type: Grant
    Filed: January 13, 2020
    Date of Patent: July 27, 2021
    Assignee: Intel Corporation
    Inventors: James A. McCall, Christopher P. Mozak, Christopher E. Cox, Yan Fu, Robert J. Friar, Hsien-Pao Yang
  • Patent number: 10923164
    Abstract: An apparatus is provided which comprises: a first power supply rail to provide a first power supply; second and third power supply rails to provide second and third power supplies, respectively, wherein a voltage level of the first power supply is higher than a voltage level of each of the second and third power supplies; a first driver circuitry coupled to the first power supply rail and the second power supply rail; a second driver circuitry coupled to the third power supply rail, and coupled to the first driver circuitry; and a stack of transistors of N conductivity type coupled to the first power supply rail, and to the second driver circuitry.
    Type: Grant
    Filed: September 29, 2018
    Date of Patent: February 16, 2021
    Assignee: Intel Corporation
    Inventors: Hariprasath Venkatram, Mohammed G. Mostofa, Rajesh Inti, Roger K. Cheng, Aaron Martin, Christopher Mozak, Pavan Kumar Kappagantula, Hsien-Pao Yang, Mozhgan Mansuri, James Jaussi, Harishankar Sridharan
  • Publication number: 20200286543
    Abstract: A method is described. The method includes configuring first register space to establish ODT values of a data strobe signal trace of a DDR data bus. The method also includes configuring second register space to establish ODT values of a data signal trace of the DDR data bus. The ODT values for the data strobe signal trace are different than the ODT values for the data signal trace. The ODT values for the data strobe signal do not change when consecutive write operations of the DDR bus write to different ranks of a same DIMM.
    Type: Application
    Filed: January 13, 2020
    Publication date: September 10, 2020
    Inventors: James A. McCALL, Christopher P. MOZAK, Christopher E. COX, Yan FU, Robert J. FRIAR, Hsien-Pao YANG
  • Patent number: 10672438
    Abstract: An apparatus is provided which comprises: a first circuitry to sample a first input signal to generate a first sampled signal, and to sample a second input signal to generate a second sampled signal, wherein the first input signal comprises data; a second circuitry to receive the first sampled signal and the second sampled signal, and to generate a first pair of differential signals; an offset cancellation circuitry to cancel or reduce an offset in the first pair of differential signals; and a latch to receive the first pair of differential signals subsequent to the cancellation or reduction of the offset, and to output a second pair of differential signals, wherein the second pair of differential signals is indicative of the data.
    Type: Grant
    Filed: September 29, 2018
    Date of Patent: June 2, 2020
    Assignee: Intel Corporation
    Inventors: Mohammed G. Mostofa, Roger K. Cheng, Aaron Martin, Christopher Mozak, Pavan Kumar Kappagantula, Hsien-Pao Yang
  • Publication number: 20200105317
    Abstract: An apparatus is provided which comprises: a first power supply rail to provide a first power supply; second and third power supply rails to provide second and third power supplies, respectively, wherein a voltage level of the first power supply is higher than a voltage level of each of the second and third power supplies; a first driver circuitry coupled to the first power supply rail and the second power supply rail; a second driver circuitry coupled to the third power supply rail, and coupled to the first driver circuitry; and a stack of transistors of N conductivity type coupled to the first power supply rail, and to the second driver circuitry.
    Type: Application
    Filed: September 29, 2018
    Publication date: April 2, 2020
    Applicant: Intel Corporation
    Inventors: Hariprasath VENKATRAM, Mohammed G. MOSTOFA, Rajesh INTI, Roger K. CHENG, Aaron MARTIN, Christopher MOZAK, Pavan Kumar KAPPAGANTULA, Hsien-Pao YANG, Mozhgan MANSURI, James JAUSSI, Harishankar SRIDHARAN
  • Publication number: 20200105319
    Abstract: An apparatus is provided which comprises: a first circuitry to sample a first input signal to generate a first sampled signal, and to sample a second input signal to generate a second sampled signal, wherein the first input signal comprises data; a second circuitry to receive the first sampled signal and the second sampled signal, and to generate a first pair of differential signals; an offset cancellation circuitry to cancel or reduce an offset in the first pair of differential signals; and a latch to receive the first pair of differential signals subsequent to the cancellation or reduction of the offset, and to output a second pair of differential signals, wherein the second pair of differential signals is indicative of the data.
    Type: Application
    Filed: September 29, 2018
    Publication date: April 2, 2020
    Applicant: Intel Corporation
    Inventors: Mohammed G. Mostofa, Roger K. Cheng, Aaron Martin, Christopher Mozak, Pavan Kumar Kappagantula, Hsien-Pao Yang
  • Patent number: 10541018
    Abstract: A method is described. The method includes configuring first register space to establish ODT values of a data strobe signal trace of a DDR data bus. The method also includes configuring second register space to establish ODT values of a data signal trace of the DDR data bus. The ODT values for the data strobe signal trace are different than the ODT values for the data signal trace. The ODT values for the data strobe signal do not change when consecutive write operations of the DDR bus write to different ranks of a same DIMM.
    Type: Grant
    Filed: September 26, 2017
    Date of Patent: January 21, 2020
    Assignee: Intel Corporation
    Inventors: James A. McCall, Christopher P. Mozak, Christopher E. Cox, Yan Fu, Robert J. Friar, Hsien-Pao Yang
  • Publication number: 20190096468
    Abstract: A method is described. The method includes configuring first register space to establish ODT values of a data strobe signal trace of a DDR data bus. The method also includes configuring second register space to establish ODT values of a data signal trace of the DDR data bus. The ODT values for the data strobe signal trace are different than the ODT values for the data signal trace. The ODT values for the data strobe signal do not change when consecutive write operations of the DDR bus write to different ranks of a same DIMM.
    Type: Application
    Filed: September 26, 2017
    Publication date: March 28, 2019
    Inventors: James A. McCALL, Christopher P. MOZAK, Christopher E. COX, Yan FU, Robert J. FRIAR, Hsien-Pao YANG
  • Publication number: 20070005826
    Abstract: A memory controller includes controllable on-die terminations that may be turned on and off separately.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 4, 2007
    Inventors: Hsien-Pao Yang, Kuljit Bains, Ron Starbuck