Patents by Inventor Hsin-Chieh Lin

Hsin-Chieh Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040224893
    Abstract: Methods of using interleukin-1 (IL-1) antagonists to prevent or treat restenosis and other neointimal hyperplasia conditions, including atherosclerosis, vascular access dysfunction, hypertension and related vascular diseases are provided.
    Type: Application
    Filed: May 6, 2004
    Publication date: November 11, 2004
    Inventors: Li-Hsien Wang, Hsin Chieh Lin, Margaret Karow
  • Publication number: 20040135715
    Abstract: An analog-to-digital data converter converts an input signal to corresponding digital signals. The data converter includes two sets of comparison units arranged in an interlaced sense to alternatively analyze the input signal, generate digital signals corresponding to the result of comparing the input signal and reference signals. Each of the comparison units has a positive output and a negative output, and the digital signal is generated by the negative output and the positive output of the comparison units in a differential way. When the comparison units of one set are performing auto-zeroing, the comparison units of the other set perform the data conversion to generate corresponding digital signals.
    Type: Application
    Filed: July 29, 2003
    Publication date: July 15, 2004
    Inventors: Tai-Haur Kuo, Kuo-Hsin Chen, Jyh-Fong Lin, Hsin-Chieh Lin
  • Patent number: 6687320
    Abstract: A phase lock loop (PLL) clock generator with programmable frequency and skew is provided in the present invention, in which frequency of clock signals generated can be dynamically changed and skew of the clock signals generated can be dynamically adjusted by a computer program. Also, the signal skew due to the change of loading can be compensated. Therefore, the PLL clock generator based on a closed-loop configuration can better control the skew of clock signals to provide higher stability and durability to the system.
    Type: Grant
    Filed: May 27, 1999
    Date of Patent: February 3, 2004
    Assignee: Via Technologies, Inc.
    Inventors: You-Ming Chiu, Jiin Lai, Jyhfong Lin, Hsin-Chieh Lin, Wei-Yu Wang
  • Patent number: 6642866
    Abstract: An analog-to-digital data converter converts an input signal to corresponding digital signals. The data converter includes two sets of comparison units arranged in an interlaced sense to alternatively analyze the input signal, generate digital signals corresponding to the result of comparing the input signal and reference signals. Each of the comparison units has a positive output and a negative output, and the digital signal is generated by the negative output and the positive output of the comparison units in a differential way. When the comparison units of one set are performing auto-zeroing, the comparison units of the other set perform the data conversion to generate corresponding digital signals.
    Type: Grant
    Filed: March 28, 2002
    Date of Patent: November 4, 2003
    Assignee: VIA Technologies Inc.
    Inventors: Tai-Haur Kuo, Kuo-Hsin Chen, Jyh-Fong Lin, Hsin-Chieh Lin
  • Publication number: 20030184278
    Abstract: A device and method for measuring the jitters of phase locked loop signals. A phase lead or phase lag relationship between an input signal and an output signal of a phase locked loop is found. According to the phase relationship and using multiplexers, a first phase difference signal and a second phase difference signal are re-routed to a subtraction unit and produces a jitter-level output signal. The jitter-level output signal represents the absolute value of the difference of pulse width between the first phase difference signal and the second phase difference signal.
    Type: Application
    Filed: August 15, 2002
    Publication date: October 2, 2003
    Inventors: Sung-Hung Li, Steven Su, Hsin-Chieh Lin
  • Publication number: 20030057928
    Abstract: The present invention provides a data recovery circuit for generating an output signal that is synchronized with an input signal. The data recovery circuit includes a charge pump, a first filter, an oscillator, a switch circuit, and a second filter. When the charge pump operates, the switch circuit will disconnect the first filter from the oscillator. Additionally, when the charge pump stops operating, the switch circuit will connect the first filter and the oscillator such that the oscillator adjusts a frequency or phase of the output signal according to the output voltage of the first filter.
    Type: Application
    Filed: June 21, 2002
    Publication date: March 27, 2003
    Inventors: Jyh-Fong Lin, Hsin-Chieh Lin, Yi-Bin Hsieh
  • Publication number: 20030011497
    Abstract: An analog-to-digital data converter converts an input signal to corresponding digital signals. The data converter includes two sets of comparison units arranged in an interlaced sense to alternatively analyze the input signal, generate digital signals corresponding to the result of comparing the input signal and reference signals. Each of the comparison units has a positive output and a negative output, and the digital signal is generated by the negative output and the positive output of the comparison units in a differential way. When the comparison units of one set are performing auto-zeroing, the comparison units of the other set perform the data conversion to generate corresponding digital signals.
    Type: Application
    Filed: March 28, 2002
    Publication date: January 16, 2003
    Inventors: Tai-Haur Kuo, Kuo-Hsin Chen, Jyh-Fong Lin, Hsin-Chieh Lin
  • Patent number: 6400197
    Abstract: A signal delay device having an internal delay lock loop for calibrating the delay interval. The signal delay device receives an input signal and then outputs the signal after a pre-defined delay period. The input signal varies according to a reference clock signal, and the required delay period is a quarter cycle of the clock signal. The delay device includes a multiplexer, an inverter, a phase detector, a counter and a delay element. During calibration, the phase detector, the counter and the delay element form a delay lock loop that can set up the delay time automatically.
    Type: Grant
    Filed: January 22, 2001
    Date of Patent: June 4, 2002
    Assignee: VIA Technologies, Inc.
    Inventors: Jiin Lai, Hsin-Chieh Lin, Kuo-Ping Liu
  • Patent number: 6292521
    Abstract: A phase lock device and method applicable to a data transmission system, particularly to a high speed transmission system are provided. Based on that the optimum operation margin for delaying data strobe is to shift the edge of data strobe to the middle region of data signal, the phase lock device and method suggest a solution, by analyzing the influence of environmental and operational conditions on delaying data strobe and system clock, to adapt delay element to the variation of environmental and operational conditions, so that the delay of data strobe is always in such a range that the data receiver can be enabled to do accurate and reliable data reading, regardless of external interference.
    Type: Grant
    Filed: September 9, 1998
    Date of Patent: September 18, 2001
    Assignee: Via Technologies, Inc.
    Inventors: Jiin Lai, Hsin-Chieh Lin, Fang-Yi Chen
  • Publication number: 20010009385
    Abstract: A signal delay device having an internal delay lock loop for calibrating the delay interval. The signal delay device receives an input signal and then outputs the signal after a pre-defined delay period. The input signal varies according to a reference clock signal, and the required delay period is a quarter cycle of the clock signal. The delay device includes a multiplexer, an inverter, a phase detector, a counter and a delay element. During calibration, the phase detector, the counter and the delay element form a delay lock loop that can set up the delay time automatically.
    Type: Application
    Filed: January 22, 2001
    Publication date: July 26, 2001
    Inventors: Jiin Lai, Hsin-Chieh Lin, Kuo-Ping Liu
  • Patent number: 6233528
    Abstract: A signal-testing device used with a tester for testing a first signal and a second signal includes a selected signal generator receiving first signal and second signal for generating a selected signal the state of which is changed when first signal and second signal are in specific states, and a signal selector for selectively outputting one of first and second signals in response to the selected signal state. The present invention also provides a signal-testing method including steps of a) generating a selected signal having a plurality of pulses in response to a first signal and a second signal, b) obtaining a plurality of time differences between times when two inter-adjacent respective pulses respectively reach a specific voltage, c) obtaining a plurality of absolute values between two inter-adjacent respective time differences, and d) obtaining a phase difference by dividing by 2 an average value of the absolute values.
    Type: Grant
    Filed: September 8, 1998
    Date of Patent: May 15, 2001
    Assignee: VIA Technologies, Inc.
    Inventors: Jiin Lai, Jyhfong Lin, Hsin-Chieh Lin
  • Patent number: 6005426
    Abstract: A low-jitter delay locked loop having an expanded phase locking range without the necessity of setting the initial delay is provided. The loop is to be supplied by a system clock and includes a pulse generator receiving the system clock for generating a first pulse signal and a second pulse signal in response to a triggering signal, a delay device receiving the system clock for providing a delayed clock in response to a control signal, a frequency-reducing device for frequency-reducing the system clock into a first clock in response to the first pulse signal and frequency-reducing the delayed clock into a second clock in response to the second pulse signal, and a comparator for comparing the first and second clocks to generate the control signal.
    Type: Grant
    Filed: May 6, 1998
    Date of Patent: December 21, 1999
    Assignee: VIA Technologies, Inc.
    Inventors: Jyhfong Lin, Hsin-Chieh Lin