Patents by Inventor Hsing-Ju Lin

Hsing-Ju Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12027584
    Abstract: A transistor structure including a substrate, a gate structure, first pocket doped regions, second pocket doped regions, and source/drain extension regions, and source/drain regions is provided. The gate structure is located on the substrate. The first pocket doped regions are located in the substrate aside the gate structure. A dopant of the first pocket doped region includes a group IVA element. The second pocket doped regions are located in the substrate aside the gate structure. A depth of the second pocket doped region is greater than a depth of the first pocket doped region. The source/drain extension regions are located in the first pocket doped regions. The source/drain regions are located in the substrate aside the gate structure. The source/drain extension region is located between the source/drain region and the gate structure.
    Type: Grant
    Filed: June 30, 2022
    Date of Patent: July 2, 2024
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Jeng Hwa Liao, Zong-Jie Ko, Hsing-Ju Lin, Jung-Yu Shieh, Ling-Wuu Yang
  • Publication number: 20230326969
    Abstract: A transistor structure including a substrate, a gate structure, first pocket doped regions, second pocket doped regions, and source/drain extension regions, and source/drain regions is provided. The gate structure is located on the substrate. The first pocket doped regions are located in the substrate aside the gate structure. A dopant of the first pocket doped region includes a group IVA element. The second pocket doped regions are located in the substrate aside the gate structure. A depth of the second pocket doped region is greater than a depth of the first pocket doped region. The source/drain extension regions are located in the first pocket doped regions. The source/drain regions are located in the substrate aside the gate structure. The source/drain extension region is located between the source/drain region and the gate structure.
    Type: Application
    Filed: June 30, 2022
    Publication date: October 12, 2023
    Applicant: MACRONIX International Co., Ltd.
    Inventors: Jeng Hwa Liao, Zong-Jie Ko, Hsing-Ju Lin, Jung-Yu Shieh, Ling-Wuu Yang
  • Publication number: 20100059809
    Abstract: A method of fabricating a non-volatile memory is provided. First, a bottom oxide layer is formed on a substrate. Thereafter, a silicon-rich nitride layer is formed on the bottom oxide layer by using NH3 and SiH2Cl2 or SiH4, wherein the thickness of the silicon-rich nitride layer is less than about 40 ?, and the gas flow ratio of NH3 to SiH2Cl2 or SiH4 is about 0.2-0.5. Afterwards, a top oxide layer is formed on the silicon-rich nitride layer. Further, a gate is formed on the top oxide layer. Two doped regions are then formed in the substrate beside the gate.
    Type: Application
    Filed: November 11, 2008
    Publication date: March 11, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chi-Pin Lu, Jung-Yu Hsieh, Hsing-Ju Lin