Patents by Inventor Hsing Ti Tuan

Hsing Ti Tuan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6757199
    Abstract: A nonvolatile memory array can be erased by sectors, or alternatively a chip erase operation can be performed to erase all the cells of the array in parallel.
    Type: Grant
    Filed: May 7, 2003
    Date of Patent: June 29, 2004
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing Ti Tuan, Li-Chun Li
  • Patent number: 6700143
    Abstract: Circuit elements (e.g. transistor gates) formed over a semiconductor substrate are protected by adjacent dummy structures during mechanical or chemical mechanical polishing of an overlying dielectric.
    Type: Grant
    Filed: June 6, 2002
    Date of Patent: March 2, 2004
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing Ti Tuan, Chung Wai Leung
  • Publication number: 20030206447
    Abstract: A nonvolatile memory array can be erased by sectors, or alternatively a chip erase operation can be performed to erase all the cells of the array in parallel.
    Type: Application
    Filed: May 7, 2003
    Publication date: November 6, 2003
    Inventors: Hsing Ti Tuan, Li-Chun Li
  • Patent number: 6643186
    Abstract: In a nonvolatile memory, select gates are self-aligned spacers formed on sidewalls of floating/control gate stacks. The same mask (1710) is used to remove the select gate layer from over the source lines (144), to etch trench insulation in the source line regions, and to dope the source lines. The memory can be formed in and over an isolated substrate region. The source lines can be doped at least partially before the trench insulation is etched, to prevent a short before the source lines and a region isolating the isolated substrate region from below. The memory can be erased by sectors, or alternatively a chip erase operation can be performed to erase all the cells in parallel. Peripheral transistor gates can be formed from the same layer as the select gates. The select gate spacers have extensions to which low resistance contacts can be made from overlying metal lines.
    Type: Grant
    Filed: October 9, 2001
    Date of Patent: November 4, 2003
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing Ti Tuan, Li-Chun Li
  • Patent number: 6617636
    Abstract: In a nonvolatile memory, select gates are self-aligned spacers formed on sidewalls of floating/control gate stacks. The same mask (1710) is used to remove the select gate layer from over the source lines (144), to etch trench insulation in the source line regions, and to dope the source lines. The memory can be formed in and over an isolated substrate region. The source lines can be doped at least partially before the trench insulation is etched, to prevent a short before the source lines and a region isolating the isolated substrate region from below. The memory can be erased by sectors, or alternatively a chip erase operation can be performed to erase all the cells in parallel. Peripheral transistor gates can be formed from the same layer as the select gates. The select gate spacers have extensions to which low resistance contacts can be made from overlying metal lines.
    Type: Grant
    Filed: September 14, 2001
    Date of Patent: September 9, 2003
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing Ti Tuan, Li-Chun Li, Thomas Tong-Long Chang
  • Patent number: 6559055
    Abstract: Circuit elements (e.g. transistor gates) formed over a semiconductor substrate are protected by adjacent dummy structures during mechanical or chemical mechanical polishing of an overlying dielectric.
    Type: Grant
    Filed: April 30, 2001
    Date of Patent: May 6, 2003
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing Ti Tuan, Chung Wai Leung
  • Publication number: 20020151141
    Abstract: Circuit elements (e.g. transistor gates) formed over a semiconductor substrate are protected by adjacent dummy structures during mechanical or chemical mechanical polishing of an overlying dielectric.
    Type: Application
    Filed: June 6, 2002
    Publication date: October 17, 2002
    Inventors: Hsing Ti Tuan, Chung Wai Leung
  • Publication number: 20020042180
    Abstract: In a nonvolatile memory, select gates are self-aligned spacers formed on sidewalls of floating/control gate stacks. The same mask (1710) is used to remove the select gate layer from over the source lines (144), to etch trench insulation in the source line regions, and to dope the source lines. The memory can be formed in and over an isolated substrate region. The source lines can be doped at least partially before the trench insulation is etched, to prevent a short before the source lines and a region isolating the isolated substrate region from below. The memory can be erased by sectors, or alternatively a chip erase operation can be performed to erase all the cells in parallel. Peripheral transistor gates can be formed from the same layer as the select gates. The select gate spacers have extensions to which low resistance contacts can be made from overlying metal lines.
    Type: Application
    Filed: September 14, 2001
    Publication date: April 11, 2002
    Inventors: Hsing Ti Tuan, Li-Chun Li, Thomas Tong-Long Chang
  • Publication number: 20020038897
    Abstract: In a nonvolatile memory, select gates are self-aligned spacers formed on sidewalls of floating/control gate stacks. The same mask (1710) is used to remove the select gate layer from over the source lines (144), to etch trench insulation in the source line regions, and to dope the source lines. The memory can be formed in and over an isolated substrate region. The source lines can be doped at least partially before the trench insulation is etched, to prevent a short before the source lines and a region isolating the isolated substrate region from below. The memory can be erased by sectors, or alternatively a chip erase operation can be performed to erase all the cells in parallel. Peripheral transistor gates can be formed from the same layer as the select gates. The select gate spacers have extensions to which low resistance contacts can be made from overlying metal lines.
    Type: Application
    Filed: October 9, 2001
    Publication date: April 4, 2002
    Inventors: Hsing Ti Tuan, Li-Chun Li
  • Patent number: 6355524
    Abstract: In a nonvolatile memory, select gates are self-aligned spacers formed on sidewalls of floating/control gate stacks. The same mask (1710) is used to remove the select gate layer from over the source lines (144), to etch trench insulation in the source line regions, and to dope the source lines. The memory can be formed in and over an isolated substrate region. The source lines can be doped at least partially before the trench insulation is etched, to prevent a short before the source lines and a region isolating the isolated substrate region from below. The memory can be erased by sectors, or alternatively a chip erase operation can be performed to erase all the cells in parallel. Peripheral transistor gates can be formed from the same layer as the select gates. The select gate spacers have extensions to which low resistance contacts can be made from overlying metal lines.
    Type: Grant
    Filed: August 15, 2000
    Date of Patent: March 12, 2002
    Assignee: Mosel Vitelic, Inc.
    Inventors: Hsing Ti Tuan, Li-Chun Li, Chung Wai Leung, Thomas Tong-Long Chang
  • Publication number: 20020022314
    Abstract: Circuit elements (e.g. transistor gates) formed over a semiconductor substrate are protected by adjacent dummy structures during mechanical or chemical mechanical polishing of an overlying dielectric.
    Type: Application
    Filed: April 30, 2001
    Publication date: February 21, 2002
    Applicant: Mosel Vitelic, Inc.
    Inventors: Hsing Ti Tuan, Chung Wai Leung