Patents by Inventor Hsingho Liu

Hsingho Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8938561
    Abstract: A time-sharing buffer access system manages a buffer among plural master devices. Plural buffer handling units are operable to associatively couple the master devices, respectively, and a first end of each buffer handling unit is used to independently transfer data to or from the associated master device. A second end of each buffer handling unit is coupled to a buffer switch. A time slot controller defines a time slot, during which one of the buffer handling units is selected by the buffer switch such that data are only transferred between the selected buffer handling unit and the buffer.
    Type: Grant
    Filed: January 10, 2013
    Date of Patent: January 20, 2015
    Assignee: Skymedi Corporation
    Inventors: Ting Wei Chen, Hsingho Liu, Chuang Cheng
  • Publication number: 20140195701
    Abstract: A time-sharing buffer access system manages a buffer among plural master devices. Plural buffer handling units are operable to associatively couple the master devices, respectively, and a first end of each buffer handling unit is used to independently transfer data to or from the associated master device. A second end of each buffer handling unit is coupled to a buffer switch. A time slot controller defines a time slot, during which one of the buffer handling units is selected by the buffer switch such that data are only transferred between the selected buffer handling unit and the buffer.
    Type: Application
    Filed: January 10, 2013
    Publication date: July 10, 2014
    Applicant: SKYMEDI CORPORATION
    Inventors: Ting Wei Chen, HSINGHO LIU, CHUANG CHENG
  • Publication number: 20120233394
    Abstract: A memory controller and controlling method adaptable to a dynamic random access memory (DRAM) are disclosed. A DRAM controller is configured to manage flow of data to and from the DRAM. A write buffer is controlled by the DRAM controller to temporarily store an entry of data to be written to the DRAM. The data to be written is stored in the write buffer if the write buffer is empty, and the stored data and a succeeding data to be written are both written to the DRAM.
    Type: Application
    Filed: March 10, 2011
    Publication date: September 13, 2012
    Applicant: SKYMEDI CORPORATION
    Inventor: Hsingho Liu
  • Publication number: 20120233401
    Abstract: An embedded memory system is disclosed. A main interface is configured to communicate with an electronic system via a main bus. A memory-sharing auxiliary interface is configured to communicate with the electronic system via a memory-sharing auxiliary bus. An arbiter is configured to arbitrate among the main interface, the memory-sharing auxiliary interface, a primary memory, and a secondary memory. Accordingly, the electronic system is capable of sharing either the primary memory or the secondary memory via the memory-sharing auxiliary interface and the memory-sharing auxiliary bus, and the embedded memory system is capable of sharing a system memory of the electronic system via the memory-sharing auxiliary interface and the memory-sharing auxiliary bus.
    Type: Application
    Filed: March 8, 2011
    Publication date: September 13, 2012
    Applicant: SKYMEDI CORPORATION
    Inventors: Hsingho LIU, Fuja SHONE, Chuang CHENG, Yu-Shuen TANG