Patents by Inventor Hsiu-Lan Kuo

Hsiu-Lan Kuo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8211755
    Abstract: A method for preventing arcing during deep via plasma etching is provided. The method comprises forming a first patterned set of parallel conductive lines over a substrate and forming a plurality of semiconductor pillars on the first patterned set of parallel conductive lines and extending therefrom, wherein a pillar comprises a first barrier layer, an antifuse layer, a diode, and a second barrier layer, wherein an electric current flows through the diode upon a breakdown of the antifuse layer. The method further comprises depositing a dielectric between the plurality of semiconductor pillars, and plasma etching a deep via recess through the dielectric and through the underlying layer after the steps of forming a plurality of semiconductor pillars and depositing a dielectric. An embodiment of the invention comprises a memory array device.
    Type: Grant
    Filed: May 5, 2010
    Date of Patent: July 3, 2012
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsiu-Lan Kuo, Kern-Huat Ang
  • Publication number: 20100221874
    Abstract: A method for preventing arcing during deep via plasma etching is provided. The method comprises forming a first patterned set of parallel conductive lines over a substrate and forming a plurality of semiconductor pillars on the first patterned set of parallel conductive lines and extending therefrom, wherein a pillar comprises a first barrier layer, an antifuse layer, a diode, and a second barrier layer, wherein an electric current flows through the diode upon a breakdown of the antifuse layer. The method further comprises depositing a dielectric between the plurality of semiconductor pillars, and plasma etching a deep via recess through the dielectric and through the underlying layer after the steps of forming a plurality of semiconductor pillars and depositing a dielectric. An embodiment of the invention comprises a memory array device.
    Type: Application
    Filed: May 5, 2010
    Publication date: September 2, 2010
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsiu-Lan Kuo, Kern-Huat Ang
  • Patent number: 7728390
    Abstract: A method for preventing arcing during deep via plasma etching is provided. The method comprises forming a first patterned set of parallel conductive lines over a substrate and forming a plurality of semiconductor pillars on the first patterned set of parallel conductive lines and extending therefrom, wherein a pillar comprises a first barrier layer, an antifuse layer, a diode, and a second barrier layer, wherein an electric current flows through the diode upon a breakdown of the antifuse layer. The method further comprises depositing a dielectric between the plurality of semiconductor pillars, and plasma etching a deep via recess through the dielectric and through the underlying layer after the steps of forming a plurality of semiconductor pillars and depositing a dielectric. An embodiment of the invention comprises a memory array device.
    Type: Grant
    Filed: May 6, 2005
    Date of Patent: June 1, 2010
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsiu-Lan Kuo, Kern-Huat Ang
  • Publication number: 20060249755
    Abstract: A method for preventing arcing during deep via plasma etching is provided. The method comprises forming a first patterned set of parallel conductive lines over a substrate and forming a plurality of semiconductor pillars on the first patterned set of parallel conductive lines and extending therefrom, wherein a pillar comprises a first barrier layer, an antifuse layer, a diode, and a second barrier layer, wherein an electric current flows through the diode upon a breakdown of the antifuse layer. The method further comprises depositing a dielectric between the plurality of semiconductor pillars, and plasma etching a deep via recess through the dielectric and through the underlying layer after the steps of forming a plurality of semiconductor pillars and depositing a dielectric. An embodiment of the invention comprises a memory array device.
    Type: Application
    Filed: May 6, 2005
    Publication date: November 9, 2006
    Inventors: Hsiu-Lan Kuo, Kern-Huat Ang
  • Publication number: 20050009275
    Abstract: A method for fabricating a one time programmable read only memory (OPTROM) device. A first conductive layer, a first semiconductor layer, an anti-fuse layer, a second semiconductor layer are sequentially formed on a substrate. The second semiconductor layer, the anti-fuse layer, the first semiconductor layer, and the first conductive layer are then patterned along the first direction into a first conductive line. The second semiconductor layer, the anti-fuse layer, and the first semiconductor layer are patterned into a memory cell. A dielectric layer is deposited over the substrate, wherein oxygen plasma sputtering is performed to clean the substrate before deposition. A second conductive line is formed over the second dielectric layer, running generally orthogonal to the first conductive line.
    Type: Application
    Filed: April 14, 2004
    Publication date: January 13, 2005
    Inventors: Chia-Chen Liu, Hsiu-Lan Kuo, Chih-Kuan Chen