Patents by Inventor Hsiu-Ming CHUANG

Hsiu-Ming CHUANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11424746
    Abstract: A reference-less dock and data recovery device includes a CDR circuit, an oscillator circuit, and a processor. The CDR circuit is configured to generate a first clock signal through synchronization according to a data signal having a first frequency in a first time period. The oscillator circuit is configured to output an oscillating clock signal according to the first clock signal, A frequency of the oscillating clock signal is substantially identical to that of the first clock signal. The processor oversamples the data signal having a second frequency in a second time period to generate a simulated preparation signal conforming to the second frequency. The CDR circuit is configured to generate a second clock signal through synchronization according to the simulated preparation signal. Before generating the second clock signal, the CDR circuit is synchronized to the oscillating clock signal to maintain outputting of the first clock signal.
    Type: Grant
    Filed: May 27, 2021
    Date of Patent: August 23, 2022
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Hsiu-Ming Chuang, Wei-Cheng Tang, Li-Lung Kao
  • Publication number: 20220247414
    Abstract: A reference-less clock and data recovery device includes a CDR circuit, an oscillator circuit, and a processor. The CDR circuit is configured to generate a first clock signal through synchronization according to a data signal having a first frequency in a first time period. The oscillator circuit is configured to output an oscillating clock signal according to the first clock signal. A frequency of the oscillating clock signal is substantially identical to that of the first clock signal. The processor oversamples the data signal having a second frequency in a second time period to generate a simulated preparation signal conforming to the second frequency. The CDR circuit is configured to generate a second clock signal through synchronization according to the simulated preparation signal. Before generating the second clock signal, the CDR circuit is synchronized to the oscillating clock signal to maintain outputting of the first clock signal.
    Type: Application
    Filed: May 27, 2021
    Publication date: August 4, 2022
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventors: Hsiu-Ming CHUANG, Wei-Cheng TANG, Li-Lung KAO