Patents by Inventor Hsiu-Yuan CHEN

Hsiu-Yuan CHEN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12094727
    Abstract: A method forming a semiconductor package device includes: providing a substrate; forming a flip chip die on a first side on the substrate; and forming a molding compound on the first side of the substrate. The molding compound covers the flip chip die. The method further includes forming a heat sink on the molding compound; and forming a taping layer on a second side of the substrate, wherein the second side is opposite from the first side in a vertical direction. After forming the taping layer, the method further includes performing a pre-cut process and an etching process on the heat sink; and removing the taping layer.
    Type: Grant
    Filed: January 4, 2022
    Date of Patent: September 17, 2024
    Assignee: SILICON MOTION, INC.
    Inventors: Yi-Hung Chien, Chun-Ying Wang, Te-Wei Chen, Hsiu-Yuan Chen, Bing-Ling Wu
  • Publication number: 20230062499
    Abstract: A method forming a semiconductor package device includes: providing a substrate; forming a flip chip die on a first side on the substrate; and forming a molding compound on the first side of the substrate. The molding compound covers the flip chip die. The method further includes forming a heat sink on the molding compound; and forming a taping layer on a second side of the substrate, wherein the second side is opposite from the first side in a vertical direction. After forming the taping layer, the method further includes performing a pre-cut process and an etching process on the heat sink; and removing the taping layer.
    Type: Application
    Filed: January 4, 2022
    Publication date: March 2, 2023
    Inventors: Yi-Hung CHIEN, Chun-Ying WANG, Te-Wei CHEN, Hsiu-Yuan CHEN, Bing-Ling WU
  • Publication number: 20190013292
    Abstract: The invention introduces a method for wire bonding and testing, performed by wire-bonding equipment, including at least the following steps: providing a substrate and dies, where the substrate has exposed fingers and each die has exposed pads; controlling a motor to hold the substrate by a metal frame, where all the exposed fingers are floating from the metal frame to avoid ESD (electrostatic discharge) fail; and performing a wire bonding to make interconnections between the pads on the dies and the fingers on the substrate to fabricate a semi-finished flash-memory product.
    Type: Application
    Filed: January 12, 2018
    Publication date: January 10, 2019
    Inventors: Shu-Ying HUANG, Te-Wei CHEN, Hsiu-Yuan CHEN
  • Patent number: 9991196
    Abstract: The present invention provides a printed circuit board fabricated by a Non-Plating Process that includes at least one plating bar disposed around at least one package unit of the printed circuit board. The package unit includes at least one ground line, at least one power line and a plurality of signal lines. The ground line has a first contact pad exposed on a surface of the printed circuit board, and at least one of the ground lines is connected to the plating bar. The power line has a second contact pad exposed on the surface, and at least one of the power lines is connected to the neighboring plating bar. The signal line has a third contact pad exposed on the surface.
    Type: Grant
    Filed: February 17, 2017
    Date of Patent: June 5, 2018
    Assignee: SILICON MOTION, INC.
    Inventors: Shu-Ying Huang, Te-Wei Chen, Hsiu-Yuan Chen
  • Publication number: 20180082939
    Abstract: The present invention provides a printed circuit board fabricated by a Non-Plating Process that includes at least one plating bar disposed around at least one package unit of the printed circuit board. The package unit includes at least one ground line, at least one power line and a plurality of signal lines. The ground line has a first contact pad exposed on a surface of the printed circuit board, and at least one of the ground lines is connected to the plating bar. The power line has a second contact pad exposed on the surface, and at least one of the power lines is connected to the neighboring plating bar. The signal line has a third contact pad exposed on the surface.
    Type: Application
    Filed: November 27, 2017
    Publication date: March 22, 2018
    Inventors: Shu-Ying HUANG, Te-Wei CHEN, Hsiu-Yuan CHEN
  • Publication number: 20170271253
    Abstract: The present invention provides a printed circuit board fabricated by a Non-Plating Process that includes at least one plating bar disposed around at least one package unit of the printed circuit board. The package unit includes at least one ground line, at least one power line and a plurality of signal lines. The ground line has a first contact pad exposed on a surface of the printed circuit board, and at least one of the ground lines is connected to the plating bar. The power line has a second contact pad exposed on the surface, and at least one of the power lines is connected to the neighboring plating bar. The signal line has a third contact pad exposed on the surface.
    Type: Application
    Filed: February 17, 2017
    Publication date: September 21, 2017
    Inventors: Shu-Ying HUANG, Te-Wei CHEN, Hsiu-Yuan CHEN