Patents by Inventor Hsu Kai Yang

Hsu Kai Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12153085
    Abstract: Apparatuses, systems, methods, and computer program products for massively independent testers systems are disclosed. An apparatus includes a controller, a substrate, a device interface board, multiple tester modules mounted on the substrate, and/or one or more interface buses. One or more components for tester modules are mounted on a device interface board. Tester modules are configured to perform both independent functional and parametric tests. One or more interface buses are in communication with a controller, multiple tester modules, and/or a device interface board to provide one or more of power and a communication link.
    Type: Grant
    Filed: February 27, 2024
    Date of Patent: November 26, 2024
    Inventor: Hsu Kai Yang
  • Publication number: 20240302429
    Abstract: Apparatuses, systems, methods, and computer program products for massively independent testers systems are disclosed. An apparatus includes a controller, a substrate, a device interface board, multiple tester modules mounted on the substrate, and/or one or more interface buses. One or more components for tester modules are mounted on a device interface board. Tester modules are configured to perform both independent functional and parametric tests. One or more interface buses are in communication with a controller, multiple tester modules, and/or a device interface board to provide one or more of power and a communication link.
    Type: Application
    Filed: February 27, 2024
    Publication date: September 12, 2024
    Inventor: Hsu Kai YANG
  • Patent number: 11396106
    Abstract: A hair cutting device adapted for cutting one's own hair comprises a comb piece having teeth with smooth comb edges near open ends and sharp cutting edges near closed ends, a moving cutting arm with sharp cutting teeth in contact and rough alignment with the sharp cutting edges of the comb piece, capable of reciprocating sideways back and forth and cutting hair in conjunction with the sharp cutting edges of the comb piece, and a hair guard in close proximity along their lengths. The hair guard can be lowered to expose the sharp cutting edges of the comb piece and moving cutting arm to cut hair or raised above the sharp cutting edges to work as a comb.
    Type: Grant
    Filed: August 11, 2021
    Date of Patent: July 26, 2022
    Inventors: Hsu Kai Yang, Luke Tzenmin Luangrath, Jerin Tzenjie Luangrath
  • Publication number: 20220134585
    Abstract: A hair cutting device adapted for cutting one's own hair comprises a comb piece having teeth with smooth comb edges near open ends and sharp cutting edges near closed ends, a moving cutting arm with sharp cutting teeth in contact and rough alignment with the sharp cutting edges of the comb piece, capable of reciprocating sideways back and forth and cutting hair in conjunction with the sharp cutting edges of the comb piece, and a hair guard in close proximity along their lengths. The hair guard can be lowered to expose the sharp cutting edges of the comb piece and moving cutting arm to cut hair or raised above the sharp cutting edges to work as a comb.
    Type: Application
    Filed: August 11, 2021
    Publication date: May 5, 2022
    Inventors: Hsu Kai Yang, Luke Tzenmin Luangrath, Jerin Tzenjie Luangrath
  • Patent number: 9170879
    Abstract: A data scrubbing apparatus corrects disturb data errors occurring in an array of memory cells such as SMT MRAM cells. The data scrubbing apparatus receives an error indication that an error has occurred during a read operation of a grouping of memory cells within the array of memory cells. The data scrubbing apparatus may generate an address describing the location of the memory cells to be scrubbed. The data scrubbing apparatus then commands the array of memory cells to write back the corrected data. Based on a scrub threshold value, the data scrubbing apparatus writes the corrected data back after a specific number of errors. The data scrubbing apparatus may further suspend writing back during a writing of data. The data scrubbing apparatus provides a busy indicator externally during a write back of corrected data.
    Type: Grant
    Filed: June 24, 2009
    Date of Patent: October 27, 2015
    Assignee: Headway Technologies, Inc.
    Inventor: Hsu Kai Yang
  • Patent number: 8775865
    Abstract: A data scrubbing apparatus corrects disturb errors occurring in a memory cell array, such as SMT MRAM cells. The data scrubbing apparatus activates scrubbing of the data and associated error correction bits based on a number of errors corrected, at a power up of the memory cell array, or a programmed time interval. The data scrubbing apparatus may generate an address describing the location of the memory cells to be scrubbed. The data scrubbing apparatus then commands the array of memory cells to write back the corrected data, the associated error correction bits, and reference bits. The data scrubbing apparatus provides a busy indicator externally during a write back of corrected data.
    Type: Grant
    Filed: July 28, 2011
    Date of Patent: July 8, 2014
    Assignee: Headway Technologies, Inc.
    Inventor: Hsu Kai Yang
  • Patent number: 8654577
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Grant
    Filed: May 4, 2013
    Date of Patent: February 18, 2014
    Assignees: MagIC Technologies, Inc., International Business Machines Corporation
    Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
  • Patent number: 8576618
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Grant
    Filed: May 4, 2013
    Date of Patent: November 5, 2013
    Assignees: MagIC Technologies, Inc., International Business Machines Corporation
    Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
  • Patent number: 8570793
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Grant
    Filed: May 4, 2013
    Date of Patent: October 29, 2013
    Assignees: MagIC Technologies, Inc., International Business Machines Corporation
    Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
  • Patent number: 8565014
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Grant
    Filed: May 4, 2013
    Date of Patent: October 22, 2013
    Assignees: MagIC Technologies, Inc., International Business Machines Corporation
    Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
  • Publication number: 20130265821
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Application
    Filed: May 4, 2013
    Publication date: October 10, 2013
    Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
  • Publication number: 20130250672
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Application
    Filed: May 4, 2013
    Publication date: September 26, 2013
    Applicants: International Business Machines Corporation, MagIC Technologies, Inc.
    Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
  • Publication number: 20130250673
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Application
    Filed: May 4, 2013
    Publication date: September 26, 2013
    Applicants: International Business Machines Corporation, MagIC Technologies, Inc.
    Inventors: Hsu-Kai Yang, Yutaka Nakamura, John Debrosse
  • Patent number: 8437181
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Grant
    Filed: June 29, 2010
    Date of Patent: May 7, 2013
    Assignees: MagIC Technologies, Inc., International Business Machines Corporation
    Inventors: Hsu Kai Yang, Yutaka Nakamura, John Debrosse
  • Patent number: 8274819
    Abstract: An array of SMT MRAM cells has a read reference circuit that provides a reference current that is the sum of a minimum current through a reference SMT MRAM cell programmed with a maximum resistance and a maximum current through an reference SMT MRAM cell programmed with a minimum resistance. The reference current forms an average reference voltage at the reference input of a sense amplifier for reading a data state from selected SMT MRAM cells of the array such that the reference SMT MRAM cells will not be disturbed during a read operation. The read reference circuit compensates for current mismatching in the reference current caused by a second order non matching effect.
    Type: Grant
    Filed: February 4, 2010
    Date of Patent: September 25, 2012
    Assignee: MagIC Technologies
    Inventor: Hsu Kai Yang
  • Patent number: 8248841
    Abstract: A gate voltage boosting circuit provides a voltage boost to a gate of a select switching MOS transistor of a spin-torque MRAM cell to prevent a programming current reduction through an MTJ device of the spin-torque MRAM cell. A spin-torque MRAM cell array is composed of spin-torque MRAM cells that include a MTJ element and a select switching device. A local word line is associated with one row of the plurality of spin-torque MRAM cells and is connected to a gate terminal of the select switching devices of the row of MRAM cells to control activation and deactivation. One gate voltage boosting circuit is placed between an associated global word line and an associated local word line. The gate voltage boosting circuits boost a voltage of a gate of the selected switching device during writing of a logical “1” to the MTJ element of a selected spin-torque MRAM cell.
    Type: Grant
    Filed: August 5, 2010
    Date of Patent: August 21, 2012
    Assignee: MagIC Technologies, Inc.
    Inventor: Hsu Kai Yang
  • Publication number: 20110317479
    Abstract: An array of rows and columns of SMT MRAM cells has each of the columns associated with one of its adjacent columns. Each of the SMT MRAM cells of the column is connected to a true data bit line and each of the SMT MRAM cells of the associated pair of columns is connected to a shared complement data bit line. A shunting switch device is connected between each of the true data bit lines and the shared complement data bit line for selectively connecting one of the true data bit lines to the shared complement data bit line to effectively reduce the resistance of the complement data bit line and to eliminate program disturb effects in adjacent non-selected columns of the SMT MRAM cells.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 29, 2011
    Inventors: Hsu Kai Yang, Yutaka Nakamura, John Debrosse
  • Publication number: 20110289386
    Abstract: A data scrubbing apparatus corrects disturb errors occurring in a memory cell array, such as SMT MRAM cells. The data scrubbing apparatus activates scrubbing of the data and associated error correction bits based on a number of errors corrected, at a power up of the memory cell array, or a programmed time interval. The data scrubbing apparatus may generate an address describing the location of the memory cells to be scrubbed. The data scrubbing apparatus then commands the array of memory cells to write back the corrected data, the associated error correction bits, and reference bits. The data scrubbing apparatus provides a busy indicator externally during a write back of corrected data.
    Type: Application
    Filed: July 28, 2011
    Publication date: November 24, 2011
    Inventor: Hsu Kai Yang
  • Patent number: 8018758
    Abstract: This invention describes a circuit and method to limit the stress caused by gate voltages required to write a one or zero in magnetic memory elements using the Giant magneto-resistive effect, such as Phase Change RAM and Spin Moment Transfer MRAM, sometimes referred to as Spin Torque Transfer MRAM, which require high programming currents. The circuit and method selects one cell at a time for writing a one or a zero, different voltages to write a one or a zero, and a precharge circuit to limit the stress on non selected cells.
    Type: Grant
    Filed: July 6, 2009
    Date of Patent: September 13, 2011
    Assignee: MagIC Technologies, Inc.
    Inventor: Hsu Kai Yang
  • Publication number: 20110188305
    Abstract: An array of SMT MRAM cells has a read reference circuit that provides a reference current that is the sum of a minimum current through a reference SMT MRAM cell programmed with a maximum resistance and a maximum current through an reference SMT MRAM cell programmed with a minimum resistance. The reference current forms an average reference voltage at the reference input of a sense amplifier for reading a data state from selected SMT MRAM cells of the array such that the reference SMT MRAM cells will not be disturbed during a read operation. The read reference circuit compensates for current mismatching in the reference current caused by a second order non matching effect.
    Type: Application
    Filed: February 4, 2010
    Publication date: August 4, 2011
    Inventor: Hsu Kai Yang