Patents by Inventor Huan-Sung Fu

Huan-Sung Fu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8053310
    Abstract: A method for forming a cylindrical stack capacitor structure. A semiconductor substrate is provided. Storage node structures are formed in a memory cell region. A dielectric layer is formed overlying the storage node structures. A patterning and a first etching process expose the storage nodes. A polysilicon layer and a rugged polysilicon layer are formed overlying the exposed storage nodes. The memory cell region is masked, exposing a peripheral region. A chemical dry etch process removes the rugged polysilicon and the polysilicon layers in the peripheral region. The rugged polysilicon and the polysilicon layers are planarized followed by a dielectric recess. The resulting cylindrical stack capacitor structures are substantially free of defects from rugged polysilicon remaining in the peripheral region thereby improving device yield and process window.
    Type: Grant
    Filed: October 27, 2008
    Date of Patent: November 8, 2011
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Ling Jin, Dah Cheng Lin, Chin Hsing Yu, Meng Jan Cherng, Huan Sung Fu
  • Publication number: 20100003794
    Abstract: A method for forming a cylindrical stack capacitor structure. A semiconductor substrate is provided. Storage node structures are formed in a memory cell region. A dielectric layer is formed overlying the storage node structures. A patterning and a first etching process expose the storage nodes. A polysilicon layer and a rugged polysilicon layer are formed overlying the exposed storage nodes. The memory cell region is masked, exposing a peripheral region. A chemical dry etch process removes the rugged polysilicon and the polysilicon layers in the peripheral region. The rugged polysilicon and the polysilicon layers are planarized followed by a dielectric recess. The resulting cylindrical stack capacitor structures are substantially free of defects from rugged polysilicon remaining in the peripheral region thereby improving device yield and process window.
    Type: Application
    Filed: October 27, 2008
    Publication date: January 7, 2010
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Ling Jin, Dah Cheng Lin, Chin Hsing Yu, Meng Jan Cherng, Huan Sung Fu
  • Patent number: 6236114
    Abstract: A bonding pad is described. A substrate having integrated circuits formed therein is provided. A dielectric layer having several trench structure formed therein is formed over the substrate, and each trench structure has several trenches radially arranged in the dielectric layer. A conductive layer is formed on the dielectric layer and fills the trenches, and the conductive layer is electrically coupled to the integrated circuits in the substrate through the trenches, respectively. By using the invention, the adhesion of the dielectric layers and the metal layers can be greatly improved and the compressive mechanical stress can be uniformly released to the substrate even if the wire width of the integrated circuit is reduced to the sub-micron level.
    Type: Grant
    Filed: May 6, 1999
    Date of Patent: May 22, 2001
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Min-San Huang, Huan-Sung Fu, Ling-Sung Wang, Yong-Kang Wang, Jyh-Ren Wu, Shung-Bing Yang