Patents by Inventor Hui-Shan Chang

Hui-Shan Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230418421
    Abstract: A biometric input system for an electronic device is provided. The biometric input system may be a fingerprint sensing system. The biometric input system includes a biometric sensing component, which may be a capacitive sensing component. The biometric input system also includes a composite cover element, which may be a dielectric cap or coating, and the biometric sensing component is capable of receiving a biometric input from a user through the composite cover element. Electronic devices including the biometric input system are also provided.
    Type: Application
    Filed: May 26, 2023
    Publication date: December 28, 2023
    Inventors: Andrew Deng, Timothy D. Koch, Hui-Shan Chang, Andrew W. Joyce, Henry H. Yang, Ran Xu, Patrick E. O'Brien, Yu Hsuan Chao, Dale Setlak, Giovanni Gozzini
  • Patent number: 11684545
    Abstract: A hearing training device, is provided, including: a wearable device configured for being worn on the head of a user; a playing device arranged on the wearable device; an acupoint stimulation device, served as a physiotherapy device, comprising a plurality of acupoint stimulation mediums arranged on the wearable device, respectively configured for stimulating a plurality of acupoints on the head of the user and related to hearing, and arranged at the positions of the wearable device corresponding to the acupoints respectively; and a control device being in signal connection with the playing device and storing at least one music file, wherein the control device controls the playing device to play the music file, a beat is formed in an audio track of the music file, and the beat decreases with time, and is fixed until the beat is between 10 Hz and 15 Hz.
    Type: Grant
    Filed: May 29, 2020
    Date of Patent: June 27, 2023
    Assignees: EYES'ON TECHNOLOGY CO., LTD., ASIA UNIVERSITY
    Inventors: Hui-Shan Chang, Shin-Da Lee, Chen-Chao Hsu, Yao-Yu Liao
  • Publication number: 20230109313
    Abstract: Disclosed herein is a carbon nanodot-polyacrylic acid composite hydrogel including a polyacrylic acid-based gel matrix having carboxyl groups, and a plurality of fluorescent carbon nanodots having amino groups on surfaces thereof. The fluorescent carbon nanodots are formed by subjecting polyethylenimine and hydrochloric acid to a hydrothermal reaction, and are distributed in the polyacrylic acid-based gel matrix. The amino groups of the fluorescent carbon nanodots are covalently bonded with the carboxyl groups of the polyacrylic acid-based gel matrix. Also disclosed herein are a method for preparing and a formulation for forming a carbon nanodot-polyacrylic acid composite hydrogel.
    Type: Application
    Filed: August 4, 2022
    Publication date: April 6, 2023
    Inventors: Wei-Yu CHEN, Cheng-Ho CHEN, En-Yu ZHOU, Hui-Shan CHANG, Chao-Wei HUANG, Han-Yi CHOU, Yueh YANG, Guan-Zhu ZHU
  • Publication number: 20200382884
    Abstract: A hearing training device, is provided, including: a wearable device configured for being worn on the head of a user; a playing device arranged on the wearable device; an acupoint stimulation device, served as a physiotherapy device, comprising a plurality of acupoint stimulation mediums arranged on the wearable device, respectively configured for stimulating a plurality of acupoints on the head of the user and related to hearing, and arranged at the positions of the wearable device corresponding to the acupoints respectively; and a control device being in signal connection with the playing device and storing at least one music file, wherein the control device controls the playing device to play the music file, a beat is formed in an audio track of the music file, and the beat decreases with time, and is fixed until the beat is between 10 Hz and 15 Hz.
    Type: Application
    Filed: May 29, 2020
    Publication date: December 3, 2020
    Inventors: Hui-Shan CHANG, Shin-Da LEE, Chen-Chao HSU, Yao-Yu LIAO
  • Patent number: 8952542
    Abstract: The present invention provides a semiconductor device, a semiconductor package and a semiconductor process. The semiconductor process includes the following steps: (a) providing a semiconductor wafer having a first surface, a second surface and a passivation layer; (b) applying a first laser on the passivation layer to remove a part of the passivation layer and expose a part of the semiconductor wafer; (c) applying a second laser, wherein the second laser passes through the exposed semiconductor wafer and focuses at an interior of the semiconductor wafer; and (d) applying a lateral force to the semiconductor wafer. Whereby, the cutting quality is ensured.
    Type: Grant
    Filed: November 14, 2012
    Date of Patent: February 10, 2015
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Pei Hsing Hua, Hui-Shan Chang
  • Publication number: 20140131876
    Abstract: The present invention provides a semiconductor device, a semiconductor package and a semiconductor process. The semiconductor process includes the following steps: (a) providing a semiconductor wafer having a first surface, a second surface and a passivation layer; (b) applying a first laser on the passivation layer to remove a part of the passivation layer and expose a part of the semiconductor wafer; (c) applying a second laser, wherein the second laser passes through the exposed semiconductor wafer and focuses at an interior of the semiconductor wafer; and (d) applying a lateral force to the semiconductor wafer. Whereby, the cutting quality is ensured.
    Type: Application
    Filed: November 14, 2012
    Publication date: May 15, 2014
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Pei Hsing Hua, Hui-Shan Chang
  • Patent number: 8643167
    Abstract: The present invention relates to a stacked semiconductor package and a method for making the same. The method includes the steps of mounting a plurality of first dice to a wafer by conducting a reflow process; and thinning the wafer from the backside surface of the wafer, thereby reducing manufacturing time and preventing warpage.
    Type: Grant
    Filed: December 5, 2011
    Date of Patent: February 4, 2014
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Chia-Lin Hung, Jen-Chuan Chen, Hui-Shan Chang, Kuo-Pin Yang
  • Publication number: 20130175324
    Abstract: The present invention provides a method and a thermal compression head for flip chip bonding. The thermal compression head includes a main body and a contact portion. The main body has a main body opening. The contact portion has a contact surface and a plurality of openings. The openings communicate with the main body opening. When the contact surface of the contact portion is used to adsorb a chip, the contact surface of the chip has a plurality of adsorbed zones corresponding to the contact surface openings. After the chip is bonded to a substrate, the protrusions of the adsorbed zones are relatively slight. Therefore, the interconnection between the chip and the substrate is ensured.
    Type: Application
    Filed: January 11, 2012
    Publication date: July 11, 2013
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Hui-Shan Chang, Chia-Lin Hung, Chung Chieh Huang
  • Patent number: 8446000
    Abstract: A package process includes following steps. A circuit mother board comprising a plurality of circuit boards is disposed on a carrier. Semiconductor devices are provided, wherein each of the semiconductor devices has a top surface and a bottom surface opposite thereto. Each of the semiconductor devices has conductive vias each having a first end surface and a second end surface exposed by the bottom surface of the semiconductor device. The semiconductor devices are connected to the corresponding circuit boards through their conductive vias with their bottom surface facing the circuit mother board. An insulating paste is formed between each of the semiconductor devices and its corresponding circuit board. A protection layer is formed on the circuit mother board to cover the semiconductor devices. Then, the protection layer and the semiconductor devices are thinned to expose the first end surface of each of the conductive vias.
    Type: Grant
    Filed: May 24, 2010
    Date of Patent: May 21, 2013
    Inventors: Chi-Chih Shen, Jen-Chuan Chen, Tommy Pan, Hui-Shan Chang, Chia-Lin Hung
  • Patent number: 8390129
    Abstract: The present invention relates to a semiconductor device with a plurality of mark through substrate vias, including a semiconductor substrate, a plurality of original through substrate vias and a plurality of mark through substrate vias. The original through substrate vias and the mark through substrate vias are disposed in the semiconductor substrate and protrude from the backside surface of the semiconductor substrate. The mark through substrate vias are added at a specific position and/or in a specific pattern and serve as a fiducial mark, which facilitates identifying the position and direction on the backside surface. Thus, the redistribution layer (RBL) or the special equipment for achieving the backside alignment (BSA) is not necessary.
    Type: Grant
    Filed: November 12, 2010
    Date of Patent: March 5, 2013
    Assignee: Advanced Semiconductor Engineering, Inc
    Inventors: Chi-Chih Shen, Jen-Chuan Chen, Hui-Shan Chang, Chung-Hsi Wu, Meng-Jen Wang
  • Patent number: 8258007
    Abstract: A package structure and a package process are proposed in using pillar bumps to connect an upper second chip and through silicon vias of a lower first chip, wherein a gap between the first chip and the second chip can be controlled by adjusting a height of the pillar bumps. In other words, the pillar bumps compensate the height difference between the first chip and a molding compound surrounding the first chip so as to ensure the bondibility between the pillar bumps and the corresponding through silicon vias and improve the process yield. Furthermore, the pillar bumps maintain the gap between the second chip and the molding compound for allowing an underfill being properly filled into the space between the first chip and the second chip.
    Type: Grant
    Filed: June 17, 2010
    Date of Patent: September 4, 2012
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Chi-Chih Shen, Jen-Chuan Chen, Hui-Shan Chang, Wen-Hsiung Chang
  • Publication number: 20120205800
    Abstract: A package structure and a package process are proposed in using pillar bumps to connect an upper second chip and through silicon vias of a lower first chip, wherein a gap between the first chip and the second chip can be controlled by adjusting a height of the pillar bumps. In other words, the pillar bumps compensate the height difference between the first chip and a molding compound surrounding the first chip so as to ensure the bondibility between the pillar bumps and the corresponding through silicon vias and improve the process yield. Furthermore, the pillar bumps maintain the gap between the second chip and the molding compound for allowing an underfill being properly filled into the space between the first chip and the second chip.
    Type: Application
    Filed: April 17, 2012
    Publication date: August 16, 2012
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Chi-Chih Shen, Jen-Chuan Chen, Hui-Shan Chang, Wen-Hsiung Chang
  • Publication number: 20120175767
    Abstract: The present invention relates to a stacked semiconductor package and a method for making the same. The method includes the steps of mounting a plurality of first dice to a wafer by conducting a reflow process; and thinning the wafer from the backside surface of the wafer, thereby reducing manufacturing time and preventing warpage.
    Type: Application
    Filed: December 5, 2011
    Publication date: July 12, 2012
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Chia-Lin Hung, Jen-Chuan Chen, Hui-Shan Chang, Kuo-Pin Yang
  • Publication number: 20120119335
    Abstract: The present invention relates to a semiconductor device with a plurality of mark through substrate vias, comprising a semiconductor substrate, a plurality of original through substrate vias and a plurality of mark through substrate vias. The original through substrate vias and the mark through substrate vias are disposed in the semiconductor substrate and protrude from the backside surface of the semiconductor substrate. The mark through substrate vias are added at a specific position and/or in a specific pattern and serve as a fiducial mark, which facilitates identifying to the position and direction on the backside surface. Thus, the redistribution layer (RDL) or the special equipment for achieving the backside alignment (BSA) is not necessary.
    Type: Application
    Filed: November 12, 2010
    Publication date: May 17, 2012
    Inventors: Chi-Chih Shen, Jen-Chuan Chen, Hui-Shan Chang, Chung-Hsi Wu, Meng-Jen Wang
  • Publication number: 20120086120
    Abstract: The present invention relates to a stacked semiconductor package and a method for making the same. The method includes the steps of: forming and curing a first protective layer to cover a plurality of first bumps of a first wafer; cutting the first wafer to form a plurality of first dice; forming a third protective layer to cover a plurality of second bumps of a second wafer; picking up the first dice through the first protective layer, and bonding the first dice to the second wafer; removing part of the first protective layer; cutting the second wafer to form a plurality of second dice; and bonding the first dice and the second dice to a substrate. Whereby, the first protective layer can protect the first bumps, and the first protective layer can increase the total thickness and the flatness.
    Type: Application
    Filed: October 5, 2011
    Publication date: April 12, 2012
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Jen-Chuan Chen, Hui-Shan Chang, You-Cheng Lai
  • Publication number: 20120049332
    Abstract: A semiconductor package and method for making the same are provided, wherein a lower chip having a plurality of conductive structures is bonded to an upper surface of a package substrate and a plurality of matrix walls are formed on the upper surface for surrounding the lower chip, such that an overcoat layer covering the matrix walls and the lower chip can be approximately removed after performing a grinding process to the lower chip to expose a plurality of conductive vias of the lower chip. The cleaning step for removing the residue of overcoat layer can be omitted, and the processing yield and the processing efficiency can be improved. The semiconductor package and the method is particularly suitable for stacking a large dimensional upper chip on a relatively small dimensional lower chip.
    Type: Application
    Filed: July 12, 2011
    Publication date: March 1, 2012
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Jen-Chuan Chen, Hui-Shan Chang, Wen-Hsiung Chang, Wei-Nung Chang
  • Publication number: 20120049338
    Abstract: In one embodiment, a semiconductor device package includes: (1) a substrate unit; (2) connecting elements disposed adjacent to a periphery of the substrate unit and extending upwardly from an upper surface of the substrate unit; (3) a semiconductor device disposed adjacent to the upper surface of the substrate unit and electrically connected to the substrate unit; and (4) a package body disposed adjacent to the upper surface of the substrate unit and covering the semiconductor device. A lateral surface of the package body is substantially aligned with a lateral surface of the substrate unit. The package body defines openings that at least partially expose respective ones of the connecting elements. At least one of the connecting elements has a width WC, and at least one of the openings has a width WU adjacent to an upper surface of the package body, such that WU>WC.
    Type: Application
    Filed: November 7, 2011
    Publication date: March 1, 2012
    Inventors: Kuang-Hsiung Chen, Chi-Chih Shen, Jen-Chuan Chen, Wen-Hsiung Chang, Hui-Shan Chang, Pei-Yu Hsu, Fa-Hao Wu, Chen-Yu Chia, Chi-Chih Chu, Cheng-Yi Weng, Ya-Wen Hsu
  • Patent number: 8105877
    Abstract: A stacked type chip package structure including a package structure, a corresponding substrate, and a number of second bumps is provided. The package structure includes a first chip, a second chip, a number of first bumps, and a first underfill. The first chip is disposed above the second chip. The first bumps are disposed between the first chip and the second chip for electrically connecting the first chip and the second chip. The first underfill is used to fill between the first chip and the second chip and encapsulates the first bumps. The package structure is disposed above the corresponding substrate in a reverse manner, such that the first chip is disposed between the second chip and the corresponding substrate. The second bumps are disposed between the second chip and the corresponding substrate, such that the second chip is electrically connected to the corresponding substrate through the second bumps.
    Type: Grant
    Filed: August 15, 2008
    Date of Patent: January 31, 2012
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Chi-Chih Shen, Jen-Chuan Chen, Hui-Shan Chang
  • Patent number: 8076765
    Abstract: In one embodiment, a semiconductor device package includes: (1) a substrate unit; (2) connecting elements disposed adjacent to a periphery of the substrate unit and extending upwardly from an upper surface of the substrate unit; (3) a semiconductor device disposed adjacent to the upper surface of the substrate unit and electrically connected to the substrate unit; and (4) a package body disposed adjacent to the upper surface of the substrate unit and covering the semiconductor device. A lateral surface of the package body is substantially aligned with a lateral surface of the substrate unit. The package body defines openings that at least partially expose respective ones of the connecting elements. At least one of the connecting elements has a width WC, and at least one of the openings has a width WU adjacent to an upper surface of the package body, such that WU>WC.
    Type: Grant
    Filed: July 22, 2009
    Date of Patent: December 13, 2011
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kuang-Hsiung Chen, Chi-Chih Shen, Jen-Chuan Chen, Wen-Hsiung Chang, Hui-Shan Chang, Pei-Yu Hsu, Fa-Hao Wu, Chen-Yu Chia, Chi-Chih Chu, Cheng-Yi Weng, Ya-Wen Hsu
  • Publication number: 20110300669
    Abstract: The present invention relates to a method for making chip assemblies, including the following steps of: (a) providing a tested upper wafer and at least one tested lower wafer; (b) sawing the at least one tested lower wafer to form a plurality of lower dice, the lower dice including a plurality of know good lower dice; (c) picking up and rearranging the know good lower dice on a carrier according to the wafer map of the upper wafer; (d) bonding the upper wafer and the carrier; (e) removing the carrier; and (f) proceeding sawing step. Whereby, the dice of the die assembly are both known good dice, thus the yield loss caused by the different yields between the upper wafer and the lower wafer will not occur.
    Type: Application
    Filed: June 7, 2010
    Publication date: December 8, 2011
    Inventors: Chi-Chih Shen, Jen-Chuan Chen, Hui-Shan Chang, Chia-Lin Hung, Ying-Sheng Chuang