Patents by Inventor Hui Jung Kim

Hui Jung Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11963364
    Abstract: A semiconductor device is provided. The semiconductor device includes a first stacked structure including a plurality of first insulating patterns and a plurality of first semiconductor patterns alternately stacked on a substrate, the first stacked structure extending in a first direction parallel to an upper surface of the substrate, a first conductive pattern on one side surface of the first stacked structure, the first conductive pattern extending in a second direction crossing the upper surface of the substrate, and a first ferroelectric layer between the first stacked structure and the first conductive pattern, the first ferroelectric layer extending in the second direction, wherein each of the first semiconductor patterns includes a first impurity region, a first channel region and a second impurity region which are sequentially arranged along the first direction.
    Type: Grant
    Filed: September 28, 2022
    Date of Patent: April 16, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seok Han Park, Yong Seok Kim, Hui-Jung Kim, Satoru Yamada, Kyung Hwan Lee, Jae Ho Hong, Yoo Sang Hwang
  • Publication number: 20240064968
    Abstract: Provided is a semiconductor memory device comprising an active region extending in a cell isolation layer, wherein the active region includes a first region and a second region; a bit line intersects the active region; a bit line contact between a substrate and the bit line, wherein the bit line contact is electrically connected to the first region; a bit line spacer that is on side surfaces of the bit line and the bit line contact; a node pad on a lateral side of the bit line spacer, wherein the node pad is electrically connected to the second region; a storage contact that is on the node pad and on a side surface of the bit line spacer, wherein the storage contact includes a first part having a first width and a second part having a second width different from the first width.
    Type: Application
    Filed: May 22, 2023
    Publication date: February 22, 2024
    Inventors: Woo Young CHOI, Hui-Jung KIM, Ji Hoon SUNG, Ga Eun CHOI, Sang Kyu SUN
  • Patent number: 11903184
    Abstract: A semiconductor memory device in which performance and reliability are improved, and a method for fabricating the same are provided. The semiconductor memory device includes a conductive line extending in a first direction on a substrate, an interlayer insulation film that includes a cell trench extending in a second direction intersecting the first direction, on the substrate, a first gate electrode and a second gate electrode that are spaced apart from each other in the first direction and each extend in the second direction, inside the cell trench, a channel layer that is inside the cell trench and is electrically connected to the conductive line, on the first gate electrode and the second gate electrode, and a gate insulation layer interposed between the first gate electrode and the channel layer, and between the second gate electrode and the channel layer.
    Type: Grant
    Filed: August 3, 2021
    Date of Patent: February 13, 2024
    Inventors: Kyung Hwan Lee, Yong Seok Kim, Il Gweon Kim, Hui-Jung Kim, Min Hee Cho, Jae Ho Hong
  • Publication number: 20230422486
    Abstract: A semiconductor device includes a cell active pattern including a first portion and a second portion that are spaced apart from each other; a gate structure between the first portion and the second portion of the cell active pattern; a bit-line contact on the first portion of the cell active pattern; a connection pattern on the second portion of the cell active pattern; and a cell separation pattern in contact with the bit-line contact and the connection pattern, wherein the cell separation pattern includes a first sidewall in contact with the connection pattern and a second sidewall in contact with the bit-line contact, an upper portion of the second sidewall of the cell separation pattern is in contact with the bit-line contact, and a lower portion of the second sidewall of the cell separation pattern is spaced apart from the bit-line contact.
    Type: Application
    Filed: February 14, 2023
    Publication date: December 28, 2023
    Inventors: Kiseok LEE, Jongmin KIM, Hyo-Sub KIM, Hui-Jung KIM, Sohyun PARK, Junhyeok AHN, Chan-Sic YOON, Myeong-Dong LEE, Woojin JEONG, Wooyoung CHOI
  • Patent number: 11844212
    Abstract: A semiconductor memory device includes a stack structure including a plurality of layers vertically stacked on a substrate. Each of the plurality of layers includes a first dielectric layer, a semiconductor layer, and a second dielectric layer that are sequentially stacked, and a first conductive line in the second dielectric layer and extending in a first direction. The device also includes a second conductive line extending vertically through the stack structure, and a capacitor in the stack structure and spaced apart from the second conductive line. The semiconductor layer includes semiconductor patterns extending in a second direction intersecting the first direction between the first conductive line and the substrate. The second conductive line is between a pair of the semiconductor patterns adjacent to each other in the first direction. An end of each of the semiconductor patterns is electrically connected to a first electrode of the capacitor.
    Type: Grant
    Filed: May 19, 2022
    Date of Patent: December 12, 2023
    Inventors: Kiseok Lee, Junsoo Kim, Hui-Jung Kim, Bong-Soo Kim, Satoru Yamada, Kyupil Lee, Sunghee Han, HyeongSun Hong, Yoosang Hwang
  • Patent number: 11785761
    Abstract: Semiconductor memory devices are provided. A semiconductor memory device includes an isolation layer in a first trench and a first gate electrode portion on the isolation layer. The semiconductor memory device includes a second gate electrode portion in a second trench. In some embodiments, the second gate electrode portion is wider, in a direction, than the first gate electrode portion. Moreover, in some embodiments, an upper region of the second trench is spaced apart from the first trench by a greater distance, in the direction, than a lower region of the second trench. Related methods of forming semiconductor memory devices are also provided.
    Type: Grant
    Filed: April 26, 2021
    Date of Patent: October 10, 2023
    Inventors: Hui-Jung Kim, Min Hee Cho, Bong-Soo Kim, Junsoo Kim, Satoru Yamada, Wonsok Lee, Yoosang Hwang
  • Publication number: 20230320076
    Abstract: A semiconductor memory device includes: a device isolation pattern provided on a substrate to provide a first active portion and a second active portion; a first storage node pad disposed on the first active portion; a second storage node pad disposed on the second active portion; a pad separation pattern disposed between the first and second storage node pads; a word line disposed in the substrate to cross the first and second active portions; a bit line disposed on the pad separation pattern and crossing the word line; a buffer layer disposed on the pad separation pattern; and a mask polysilicon pattern interposed between the buffer layer and the bit line, wherein a side surface of the mask polysilicon pattern is substantially aligned to a side surface of the bit line, and the mask polysilicon pattern is vertically overlapped with the pad separation pattern.
    Type: Application
    Filed: November 9, 2022
    Publication date: October 5, 2023
    Inventors: HYO-SUB KIM, Kseok LEE, Myeong-Dong LEE, Jongmin KIM, Hui-Jung KIM, Jihun LEE, Hongjun LEE
  • Publication number: 20230320080
    Abstract: A semiconductor memory device includes an active portion defined by a device isolation pattern, the active portion including a first impurity region located at a center portion of the active portion and a second impurity region located at an end portion of the active portion, a word line provided on the active portion and extending in a first direction, a bit line provided on the word line and extending in a second direction crossing the first direction, a bit line contact provided between the bit line and the first impurity region of the active portion, a storage node pad provided on the second impurity region of the active portion, and a storage node contact provided on the storage node pad and at a side of the bit line.
    Type: Application
    Filed: January 5, 2023
    Publication date: October 5, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Junhyeok AHN, Woojin JEONG, Hui-Jung KIM
  • Patent number: 11776909
    Abstract: A semiconductor memory device includes word lines extending in a first direction on a semiconductor substrate, bit line structures crossing over the word lines and extending in a second direction intersecting the first direction, and contact pad structures between the word lines and between the bit line structures in plan view. A spacer structure extends between the bit line structures and the contact pad structures. The spacer structure includes a first air gap extending in the second direction along sidewalls of the bit line structures and a second air gap surrounding each of the contact pad structures and coupled to the first air gap.
    Type: Grant
    Filed: March 18, 2021
    Date of Patent: October 3, 2023
    Inventors: Eunjung Kim, Hui-Jung Kim, Keunnam Kim, Daeik Kim, Bong-soo Kim, Yoosang Hwang
  • Patent number: 11715760
    Abstract: A semiconductor device including a device isolation layer defining an active region; a first trench in the device isolation layer; a second trench in the active region; a main gate electrode structure filling a portion of the first trench and including a first barrier conductive layer and a main gate electrode; a pass gate electrode structure filling a portion of the second trench and including a second barrier conductive layer and a pass gate electrode; a support structure filling another portion of the second trench above the pass gate electrode; a first capping pattern filling another portion of the first trench above the main gate electrode; and a second gate insulating layer extending along a bottom and sidewall of the second trench, wherein the second barrier conductive layer is between the second gate insulating layer and the pass gate electrode and extends along a bottom and sidewall thereof.
    Type: Grant
    Filed: January 28, 2022
    Date of Patent: August 1, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hui-Jung Kim, Kyu Jin Kim, Sang-Il Han, Kyu Hyun Lee, Woo Young Choi, Yoo Sang Hwang
  • Patent number: 11710788
    Abstract: A semiconductor device may include active patterns extended in a first direction and spaced apart from each other in the first direction, a device isolation layer defining the active patterns, an insulating structure provided between the active patterns and between the device isolation layer, and a gate structure disposed on the insulating structure and extended in a second direction crossing the first direction. The gate structure may include an upper portion and a lower portion. The lower portion of the gate structure may be enclosed by the insulating structure.
    Type: Grant
    Filed: December 6, 2021
    Date of Patent: July 25, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyujin Kim, Hui-Jung Kim, Junsoo Kim, Sangho Lee, Jae-Hwan Cho, Yoosang Hwang
  • Patent number: 11696436
    Abstract: A includes an element isolation region, a first active region bounded by the element isolation region and that extends in a first direction and includes first and second parts disposed at a first level, and a third part disposed at a second level located above the first level, and a gate electrode disposed inside each of the element isolation region and the first active region and that extends in a second direction different from the first direction. The second part is spaced apart in the first direction from the first part, and the third part contacts each of the first and second parts. A first width in the second direction of the first part is less than a second width in the second direction of the third part.
    Type: Grant
    Filed: September 28, 2020
    Date of Patent: July 4, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ki Seok Lee, Jae Hyun Yoon, Kyu Jin Kim, Keun Nam Kim, Hui-Jung Kim, Kyu Hyun Lee, Sang-Il Han, Sung Hee Han, Yoo Sang Hwang
  • Patent number: 11696434
    Abstract: A semiconductor memory device includes a bit line extending in a first direction, a channel pattern on the bit line, the channel pattern including first and second vertical portions facing each other and a horizontal portion connecting the first and second vertical portions, first and second word lines provided on the horizontal portion and between the first and second vertical portions and extended in a second direction crossing the bit line, and a gate insulating pattern provided between the first word line and the channel pattern and between the second word line and the channel pattern.
    Type: Grant
    Filed: April 27, 2021
    Date of Patent: July 4, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kiseok Lee, Kyunghwan Lee, Dongoh Kim, Yongseok Kim, Hui-Jung Kim, Min Hee Cho
  • Patent number: 11688779
    Abstract: A semiconductor memory device includes a substrate having a first active pattern including first and second source/drain regions, a gate electrode intersecting the first active pattern and disposed between the first and second source/drain regions, a bit line intersecting the first active pattern and electrically connected to the first source/drain region, a spacer disposed on a sidewall of the bit line, a contact electrically connected to the second source/drain region and spaced apart from the bit line with the spacer interposed therebetween, an interface layer disposed between the second source/drain region and the contact, and forming an ohmic contact between the second source/drain region and the contact, and a data storage element disposed on the contact. A bottom of the contact is lower than a top surface of the substrate. The contact is formed of a metal, a conductive metal nitride, and/or a combination thereof.
    Type: Grant
    Filed: July 28, 2021
    Date of Patent: June 27, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hui-Jung Kim, Junhyeok Ahn, Jae Hyun Yoon, Myeong-Dong Lee, Seok Hwan Lee, Sunghee Han, Inkyoung Heo
  • Publication number: 20230189501
    Abstract: A semiconductor memory device includes a stack including a plurality of layers vertically stacked on a substrate, each of the layers including a bit line extending in a first direction and a semiconductor pattern extending from the bit line in a second direction crossing the first direction, a gate electrode along each of the semiconductor patterns stacked, a vertical insulating layer on the gate electrode, a stopper layer, and a data storing element electrically connected to each of the semiconductor patterns. The data storing element includes a first electrode electrically connected to each of the semiconductor patterns, a second electrode on the first electrode, and a dielectric layer between the first and second electrodes. The stopper layer is between the vertical insulating layer and the second electrode.
    Type: Application
    Filed: February 7, 2023
    Publication date: June 15, 2023
    Applicant: Samsung Electronics Co.,Ltd.
    Inventors: Hui-Jung KIM, Taehyun An, Kiseok Lee, Yoosang Hwang
  • Publication number: 20230157003
    Abstract: A semiconductor memory device including a stack structure including layer groups that are vertically stacked on a substrate and including a word line, a channel layer, and a data storage element that is electrically connected to the channel layer; and a vertically extending bit line on one side of the stack structure, wherein the word line of each of the layer groups extends in a first direction parallel to a top surface of the substrate, the layer groups include first and second layer groups that are sequentially stacked, the channel layer is below the word line of the first layer group, the channel layer is above the word line of the second layer group, and the bit line includes a first protrusion portion connected to the channel layer of the first layer group; and a second protrusion portion connected to the channel layer of the second layer group.
    Type: Application
    Filed: May 31, 2022
    Publication date: May 18, 2023
    Inventors: Kiseok LEE, Keunnam KIM, Yongseok KIM, Hui-Jung KIM, Min Hee CHO, Yoosang HWANG
  • Publication number: 20230112907
    Abstract: A semiconductor memory device and a method of fabricating a semiconductor memory device, the device including a first impurity region in a substrate; a first bit line that crosses over the substrate and is connected to the first impurity region; a bit-line contact between the first bit line and the first impurity region; and a contact ohmic layer between the bit-line contact and the first impurity region, wherein a width of a bottom surface of the bit-line contact is greater than a width of a bottom surface of the contact ohmic layer.
    Type: Application
    Filed: July 11, 2022
    Publication date: April 13, 2023
    Inventors: Hyo-Sub KIM, Junhyeok AHN, Myeong-Dong LEE, Hui-Jung KIM, Kiseok LEE, Jihun LEE, Yoosang HWANG
  • Publication number: 20230084388
    Abstract: A semiconductor device includes a substrate, a gate electrode on the substrate, a channel layer between the substrate and the gate electrode, the channel layer including an amorphous oxide semiconductor, and a width of the gate electrode being greater than a width of the channel layer, a first conductive electrode connected to a first side surface of the channel layer, and a second conductive electrode connected to a second side surface of the channel layer.
    Type: Application
    Filed: April 27, 2022
    Publication date: March 16, 2023
    Inventors: Kiseok LEE, Keunnam KIM, Hui-Jung KIM, Min Hee CHO
  • Publication number: 20230055147
    Abstract: A semiconductor memory device is disclosed. The semiconductor memory device may include a bit line extending in a first direction, a word line extending in a second direction perpendicular to the first direction, a channel pattern between the bit line and the word line, the channel pattern including a horizontal channel portion, which is connected to the bit line, and a vertical channel portion, which is extended from the horizontal channel portion in a third direction perpendicular to the first and second directions, and a gate insulating pattern between the word line and the channel pattern. The horizontal channel portion of the channel pattern may be disposed parallel to a fourth direction that is inclined to the first and second directions.
    Type: Application
    Filed: May 11, 2022
    Publication date: February 23, 2023
    Inventors: Kiseok LEE, Keunnam KIM, Hui-Jung KIM, Wonsok LEE, Min Hee CHO
  • Publication number: 20230055499
    Abstract: A semiconductor memory device may be provided. The semiconductor memory device may include a bit line, a channel pattern on the bit line, the channel pattern including a horizontal channel portion, which is provided on the bit line, and a vertical channel portion, which is vertically extended from the horizontal channel portion, a word line provided on the channel pattern to cross the bit line, the word line including a horizontal portion, which is provided on the horizontal channel portion, and a vertical portion, which is vertically extended from the horizontal portion to face the vertical channel portion, and a gate insulating pattern provided between the channel pattern and the word line.
    Type: Application
    Filed: June 7, 2022
    Publication date: February 23, 2023
    Inventors: Kiseok LEE, Keunnam KIM, Hui-Jung KIM, Wonsok LEE, Min Hee CHO