Patents by Inventor Hwa Il Jin

Hwa Il Jin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11205637
    Abstract: A semiconductor package may include a first semiconductor chip on and electrically connected to a wiring substrate, an intermediate layer on the first semiconductor chip and covering an entire surface of the first semiconductor chip, a second semiconductor chip on the intermediate layer and electrically connected to the wiring substrate, a mold layer on the wiring substrate and covering the first semiconductor chip and the second semiconductor chip, the mold layer including one or more inner surfaces defining a mold via hole that exposes a portion of a surface of the intermediate layer, an electromagnetic shielding layer on the one or more inner surfaces of the mold layer and further on one or more outer surfaces of the mold layer, and a thermal discharge layer on the electromagnetic shielding layer in the mold via hole, such that the thermal discharge layer fills the mold via hole.
    Type: Grant
    Filed: September 2, 2020
    Date of Patent: December 21, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-keun Kim, Kyung-suk Oh, Ji-han Ko, Kil-soo Kim, Yeong-seok Kim, Joung-phil Lee, Hwa-il Jin, Su-jung Hyung
  • Patent number: 10879225
    Abstract: A semiconductor package includes a package substrate, a first semiconductor device arranged on the package substrate, at least one second semiconductor device on the first semiconductor device to partially cover the first semiconductor device from a top down view, a heat dissipating insulation layer coated on the first semiconductor device and the at least one second semiconductor device, a conductive heat dissipation structure arranged on the heat dissipating insulation layer on a portion of the first semiconductor device not covered by the second semiconductor device, and a molding layer on the package substrate to cover the first semiconductor device and the at least one second semiconductor device. The heat dissipating insulation layer is formed of an electrically insulating and thermally conductive material, and the conductive heat dissipation structure formed of an electrically and thermally conductive material.
    Type: Grant
    Filed: June 4, 2019
    Date of Patent: December 29, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Won-Keun Kim, Kyung-Suk Oh, Hwa-Il Jin, Dong-Kwan Kim, Yeong-Seok Kim, Jae-Choon Kim, Seung-Tae Hwang
  • Publication number: 20200402952
    Abstract: A semiconductor package may include a first semiconductor chip on and electrically connected to a wiring substrate, an intermediate layer on the first semiconductor chip and covering an entire surface of the first semiconductor chip, a second semiconductor chip on the intermediate layer and electrically connected to the wiring substrate, a mold layer on the wiring substrate and covering the first semiconductor chip and the second semiconductor chip, the mold layer including one or more inner surfaces defining a mold via hole that exposes a portion of a surface of the intermediate layer, an electromagnetic shielding layer on the one or more inner surfaces of the mold layer and further on one or more outer surfaces of the mold layer, and a thermal discharge layer on the electromagnetic shielding layer in the mold via hole, such that the thermal discharge layer fills the mold via hole.
    Type: Application
    Filed: September 2, 2020
    Publication date: December 24, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Won-keun KIM, Kyung-suk OH, Ji-han KO, Kil-soo KIM, Yeong-seok KIM, Joung-phil LEE, Hwa-il JIN, Su-jung HYUNG
  • Patent number: 10797021
    Abstract: A semiconductor package may include a first semiconductor chip on and electrically connected to a wiring substrate, an intermediate layer on the first semiconductor chip and covering an entire surface of the first semiconductor chip, a second semiconductor chip on the intermediate layer and electrically connected to the wiring substrate, a mold layer on the wiring substrate and covering the first semiconductor chip and the second semiconductor chip, the mold layer including one or more inner surfaces defining a mold via hole that exposes a portion of a surface of the intermediate layer, an electromagnetic shielding layer on the one or more inner surfaces of the mold layer and further on one or more outer surfaces of the mold layer, and a thermal discharge layer on the electromagnetic shielding layer in the mold via hole, such that the thermal discharge layer fills the mold via hole.
    Type: Grant
    Filed: April 12, 2019
    Date of Patent: October 6, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-keun Kim, Kyung-suk Oh, Ji-han Ko, Kil-soo Kim, Yeong-seok Kim, Joung-phil Lee, Hwa-il Jin, Su-jung Hyung
  • Publication number: 20200135710
    Abstract: A semiconductor package includes a package substrate, a first semiconductor device arranged on the package substrate, at least one second semiconductor device on the first semiconductor device to partially cover the first semiconductor device from a top down view, a heat dissipating insulation layer coated on the first semiconductor device and the at least one second semiconductor device, a conductive heat dissipation structure arranged on the heat dissipating insulation layer on a portion of the first semiconductor device not covered by the second semiconductor device, and a molding layer on the package substrate to cover the first semiconductor device and the at least one second semiconductor device. The heat dissipating insulation layer is formed of an electrically insulating and thermally conductive material, and the conductive heat dissipation structure formed of an electrically and thermally conductive material.
    Type: Application
    Filed: June 4, 2019
    Publication date: April 30, 2020
    Inventors: Won-Keun KIM, Kyung-Suk OH, Hwa-Il JIN, Dong-Kwan KIM, Yeong-Seok KIM, Jae-Choon KIM, Seung-Tae HWANG
  • Publication number: 20200075545
    Abstract: A semiconductor package may include a first semiconductor chip on and electrically connected to a wiring substrate, an intermediate layer on the first semiconductor chip and covering an entire surface of the first semiconductor chip, a second semiconductor chip on the intermediate layer and electrically connected to the wiring substrate, a mold layer on the wiring substrate and covering the first semiconductor chip and the second semiconductor chip, the mold layer including one or more inner surfaces defining a mold via hole that exposes a portion of a surface of the intermediate layer, an electromagnetic shielding layer on the one or more inner surfaces of the mold layer and further on one or more outer surfaces of the mold layer, and a thermal discharge layer on the electromagnetic shielding layer in the mold via hole, such that the thermal discharge layer fills the mold via hole.
    Type: Application
    Filed: April 12, 2019
    Publication date: March 5, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Won-keun KIM, Kyung-suk Oh, Ji-han Ko, Kil-soo Kim, Yeong-seok Kim, Joung-phil Lee, Hwa-il Jin, Su-jung Hyung
  • Patent number: 6312801
    Abstract: An adhesive tape which can bond electronic parts at the environs of a lead frame, such as leads, diepads and radiant plate semiconductor chips, to each other and is superior in adhesiveness, thermal resistance and electrical properties. The adhesive tape is produced by coating on one side or both sides of a thermal resistant film an adhesive composition including an acryl resin, a mixed epoxy resin of a bisphenol A-type epoxy resin and a cresol novolak epoxy or a phenol novolak epoxy resin, a maleimide compound containing at least two intramolecular maleimide groups, an aromatic diamine compound, an epoxy-containing liquid silicon resin and an organic or inorganic filler and drying it.
    Type: Grant
    Filed: June 30, 2000
    Date of Patent: November 6, 2001
    Assignee: Saehan Industries Incorporation
    Inventors: Soon Sik Kim, Kyeong Ho Chang, Hwa Il Jin