Patents by Inventor Hwa-Jin Kim

Hwa-Jin Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130062102
    Abstract: The present invention relates to a double-sided flexible printed circuit board in which circuit patterns are formed, including an insulating substrate, conduction layers sputtered on both sides of the insulating substrate, a through hole formed to connect circuits formed in the both sides, seed layers formed on the conduction layers of the both sides, and pattern plating layers formed on an inner wall of the through hole and on the respective seed layers, and a method of manufacturing the same. Accordingly, the loss of a circuit width can be minimized because a sputtering-type material not an adhesive is used between the insulating substrate and the thin copper (Cu) layer. Further, productivity can be improved because a roll-to-roll process can be used. In addition, the thickness of a circuit can be controlled and micro circuit patterns can be formed because a semi-additive method is used.
    Type: Application
    Filed: July 19, 2010
    Publication date: March 14, 2013
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Sung Won Lee, Jae Beum Kim, Hwa Jin Kim
  • Patent number: 7292068
    Abstract: There is provided an output driver for use in a semiconductor device capable of remarkably improving linearity of impedance by reducing or minimizing a change of an impedance for output data caused due to a change of an external power supply. The output driver for outputting internal data of a semiconductor device to the exterior of a chip comprises a first driving section including a driving transistor to maintain an impedance for applied data at a certain level in response to the data; and a second driving section for compensating for linearity of the impedance in response to an operation signal from the driving transistor of the first driving section and providing an output terminal with the data.
    Type: Grant
    Filed: January 7, 2005
    Date of Patent: November 6, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung-Han Choi, Hwa-Jin Kim, Young-Dae Lee
  • Patent number: 7245158
    Abstract: A circuit wiring layout in a semiconductor memory device comprises first and second p-type MOS transistors having channels connected to each other in series, and first and second n-type MOS transistors having sources connected in parallel to a drain of the second p-type MOS transistor, the p- and n-type MOS transistors forming a decoder NOR gating portion. The first and second n-type MOS transistors having drains connected to first and second main lines, respectively, and sources connected to a section line. The first and second p-type MOS transistors having gates to which select signals for first and second accesses are applied, respectively. The first and second p-type MOS transistors share an active junction with each other in a first area. The first and second n-type MOS transistors are spaced from the first area in a direction of the section line and have independent active junctions.
    Type: Grant
    Filed: November 3, 2005
    Date of Patent: July 17, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyang-Ja Yang, Ji-Suk Kwon, Hwa-Jin Kim
  • Publication number: 20060114030
    Abstract: A circuit wiring layout in a semiconductor memory device comprises first and second p-type MOS transistors having channels connected to each other in series, and first and second n-type MOS transistors having sources connected in parallel to a drain of the second p-type MOS transistor, the p- and n-type MOS transistors forming a decoder NOR gating portion. The first and second n-type MOS transistors having drains connected to first and second main lines, respectively, and sources connected to a section line. The first and second p-type MOS transistors having gates to which select signals for first and second accesses are applied, respectively. The first and second p-type MOS transistors share an active junction with each other in a first area. The first and second n-type MOS transistors are spaced from the first area in a direction of the section line and have independent active junctions.
    Type: Application
    Filed: November 3, 2005
    Publication date: June 1, 2006
    Applicant: Samsung Electronics Co., LTD.
    Inventors: Hyang-Ja Yang, Ji-Suk Kwon, Hwa-Jin Kim
  • Publication number: 20050151561
    Abstract: There is provided an output driver for use in a semiconductor device capable of remarkably improving linearity of impedance by reducing or minimizing a change of an impedance for output data caused due to a change of an external power supply. The output driver for outputting internal data of a semiconductor device to the exterior of a chip comprises a first driving section including a driving transistor to maintain an impedance for applied data at a certain level in response to the data; and a second driving section for compensating for linearity of the impedance in response to an operation signal from the driving transistor of the first driving section and providing an output terminal with the data.
    Type: Application
    Filed: January 7, 2005
    Publication date: July 14, 2005
    Inventors: Myung-Han Choi, Hwa-Jin Kim, Young-Dae Lee