Patents by Inventor Hwan-Jun ZANG

Hwan-Jun ZANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11950522
    Abstract: A method for manufacturing an electronic device including a semiconductor memory may include forming a first carbon electrode material, surface-treating the first carbon electrode material to decrease a surface roughness of the first carbon electrode material, and forming a second carbon electrode material on the treated surface of the first carbon electrode material. The second carbon electrode material may have a thickness that is greater than a thickness of the first carbon electrode material.
    Type: Grant
    Filed: June 22, 2022
    Date of Patent: April 2, 2024
    Assignee: SK hynix Inc.
    Inventors: Myoung Sub Kim, Tae Hoon Kim, Beom Seok Lee, Seung Yun Lee, Hwan Jun Zang, Byung Jick Cho, Ji Sun Han
  • Patent number: 11707005
    Abstract: A chalcogenide material may include germanium (Ge), arsenic (As), selenium (Se) and from 0.5 to 10 at % of at least one group 13 element. A variable resistance memory device may include a first electrode, a second electrode, and a chalcogenide film interposed between the first electrode and the second electrode and including from 0.5 to 10 at % of at least one group 13 element. In addition, an electronic device may include a semiconductor memory. The semiconductor memory may include a column line, a row line intersecting the column line, and a memory cell positioned between the column line and the row line, wherein the memory cell comprises a chalcogenide film including germanium (Ge), arsenic (As), selenium (Se), and from 0.5 to 10 at % of at least one group 13 element.
    Type: Grant
    Filed: April 22, 2020
    Date of Patent: July 18, 2023
    Assignee: SK hynix Inc.
    Inventors: Gwang Sun Jung, Sang Hyun Ban, Jun Ku Ahn, Beom Seok Lee, Young Ho Lee, Woo Tae Lee, Jong Ho Lee, Hwan Jun Zang, Sung Lae Cho, Ye Cheon Cho, Uk Hwang
  • Publication number: 20220320427
    Abstract: A method for manufacturing an electronic device including a semiconductor memory may include forming a first carbon electrode material, surface-treating the first carbon electrode material to decrease a surface roughness of the first carbon electrode material, and forming a second carbon electrode material on the treated surface of the first carbon electrode material. The second carbon electrode material may have a thickness that is greater than a thickness of the first carbon electrode material.
    Type: Application
    Filed: June 22, 2022
    Publication date: October 6, 2022
    Inventors: Myoung Sub KIM, Tae Hoon KIM, Beom Seok LEE, Seung Yun LEE, Hwan Jun ZANG, Byung Jick CHO, Ji Sun HAN
  • Patent number: 11443805
    Abstract: An electronic device includes a semiconductor memory. The semiconductor memory includes word lines, bit lines intersecting the word lines, and memory cells coupled to and disposed between the word lines and the bit lines, each of the memory cells including a variable resistance layer in an amorphous state regardless of a value of data stored in the memory cells. In a reset operation, a memory cell is programmed to a high-resistance amorphous state by applying, to the memory cell, a sub-threshold voltage that is lower than a lowest threshold voltage among threshold voltages of the memory cells.
    Type: Grant
    Filed: December 22, 2020
    Date of Patent: September 13, 2022
    Assignee: SK hynix Inc.
    Inventors: Sang Hyun Ban, Beom Seok Lee, Woo Tae Lee, Tae Hoon Kim, Hwan Jun Zang, Hye Jung Choi
  • Patent number: 11430952
    Abstract: A method for manufacturing an electronic device including a semiconductor memory may include forming a first carbon electrode material, surface-treating the first carbon electrode material to decrease a surface roughness of the first carbon electrode material, and forming a second carbon electrode material on the treated surface of the first carbon electrode material. The second carbon electrode material may have a thickness that is greater than a thickness of the first carbon electrode material.
    Type: Grant
    Filed: August 4, 2020
    Date of Patent: August 30, 2022
    Assignee: SK hynix Inc.
    Inventors: Myoung Sub Kim, Tae Hoon Kim, Beom Seok Lee, Seung Yun Lee, Hwan Jun Zang, Byung Jick Cho, Ji Sun Han
  • Patent number: 11264095
    Abstract: An electronic device includes a semiconductor memory. The semiconductor memory includes a word line, a bit line, and a memory cell coupled to and disposed between the word line and the bit line, the memory cell including a variable resistance layer that remains in an amorphous state regardless of a value of data stored in the memory cell. In a reset operation, the memory cell is programmed to a high-resistance amorphous state by applying, to the memory cell, a sub-threshold voltage that is greater than 0.7 time of a threshold voltage of the memory cell and is smaller than 0.95 time of the threshold voltage.
    Type: Grant
    Filed: September 30, 2020
    Date of Patent: March 1, 2022
    Assignee: SK hynix Inc.
    Inventors: Sang Hyun Ban, Beom Seok Lee, Woo Tae Lee, Tae Hoon Kim, Hwan Jun Zang, Hye Jung Choi
  • Publication number: 20210280781
    Abstract: A method for manufacturing an electronic device including a semiconductor memory may include forming a first carbon electrode material, surface-treating the first carbon electrode material to decrease a surface roughness of the first carbon electrode material, and forming a second carbon electrode material on the treated surface of the first carbon electrode material. The second carbon electrode material may have a thickness that is greater than a thickness of the first carbon electrode material.
    Type: Application
    Filed: August 4, 2020
    Publication date: September 9, 2021
    Inventors: Myoung Sub KIM, Tae Hoon KIM, Beom Seok LEE, Seung Yun LEE, Hwan Jun ZANG, Byung Jick CHO, Ji Sun HAN
  • Publication number: 20210110871
    Abstract: An electronic device includes a semiconductor memory. The semiconductor memory includes word lines, bit lines intersecting the word lines, and memory cells coupled to and disposed between the word lines and the bit lines, each of the memory cells including a variable resistance layer in an amorphous state regardless of a value of data stored in the memory cells. In a reset operation, a memory cell is programmed to a high-resistance amorphous state by applying, to the memory cell, a sub-threshold voltage that is lower than a lowest threshold voltage among threshold voltages of the memory cells.
    Type: Application
    Filed: December 22, 2020
    Publication date: April 15, 2021
    Inventors: Sang Hyun Ban, Beom Seok Lee, Woo Tae Lee, Tae Hoon Kim, Hwan Jun Zang, Hye Jung Choi
  • Publication number: 20210083185
    Abstract: A chalcogenide material may include germanium (Ge), arsenic (As), selenium (Se) and from 0.5 to 10 at % of at least one group 3 element. A variable resistance memory device may include a first electrode, a second electrode, and a chalcogenide film interposed between the first electrode and the second electrode and including from 0.5 to 10 at % of at least one group 3 element. In addition, an electronic device may include a semiconductor memory. The semiconductor memory may include a column line, a row line intersecting the column line, and a memory cell positioned between the column line and the row line, wherein the memory cell comprises a chalcogenide film including germanium (Ge), arsenic (As), selenium (Se), and from 0.5 to 10 at % of at least one group 3 element.
    Type: Application
    Filed: April 22, 2020
    Publication date: March 18, 2021
    Inventors: Gwang Sun JUNG, Sang Hyun BAN, Jun Ku AHN, Beom Seok LEE, Young Ho LEE, Woo Tae LEE, Jong Ho LEE, Hwan Jun ZANG, Sung Lae CHO, Ye Cheon CHO, Uk HWANG
  • Publication number: 20210020244
    Abstract: An electronic device includes a semiconductor memory. The semiconductor memory includes a word line, a bit line, and a memory cell coupled to and disposed between the word line and the bit line, the memory cell including a variable resistance layer that remains in an amorphous state regardless of a value of data stored in the memory cell. In a reset operation, the memory cell is programmed to a high-resistance amorphous state by applying, to the memory cell, a sub-threshold voltage that is greater than 0.7 time of a threshold voltage of the memory cell and is smaller than 0.95 time of the threshold voltage.
    Type: Application
    Filed: September 30, 2020
    Publication date: January 21, 2021
    Inventors: Sang Hyun BAN, Beom Seok LEE, Woo Tae LEE, Tae Hoon KIM, Hwan Jun ZANG, Hye Jung CHOI
  • Patent number: 10825519
    Abstract: An electronic device includes a semiconductor memory. The semiconductor memory includes a word line, a bit line, and a memory cell coupled to and disposed between the word line and the bit line, the memory cell including a variable resistance layer that remains in an amorphous state regardless of a value of data stored in the memory cell. In a reset operation, the memory cell is programmed to a high-resistance amorphous state by applying, to the memory cell, a sub-threshold voltage that is greater than 0.7 time of a threshold voltage of the memory cell and is smaller than 0.95 time of the threshold voltage.
    Type: Grant
    Filed: November 18, 2019
    Date of Patent: November 3, 2020
    Assignee: SK hynix Inc.
    Inventors: Sang Hyun Ban, Beom Seok Lee, Woo Tae Lee, Tae Hoon Kim, Hwan Jun Zang, Hye Jung Choi
  • Patent number: 10312399
    Abstract: A photodiode having a reduced dark current includes a semiconductor layer, a first contact part, a second contact part, and an active region. The first contact part disposed in a first region of the semiconductor layer includes an interlayer and at least one metal layer. The second contact part disposed in a second region of the semiconductor layer includes at least one metal layer. The active region is disposed between the first contact part and the second contact part. The first contact part and the second contact part are arranged asymmetrical to each other.
    Type: Grant
    Filed: March 6, 2018
    Date of Patent: June 4, 2019
    Assignees: SK HYNIX INC., KOREA UNIVERSITY RESEARCH AND BUSINESS FOUNDATION
    Inventors: Hyun-Yong Yu, Hwan-Jun Zang
  • Publication number: 20180254370
    Abstract: A photodiode having a reduced dark current includes a semiconductor layer, a first contact part, a second contact part, and an active region. The first contact part disposed in a first region of the semiconductor layer includes an interlayer and at least one metal layer. The second contact part disposed in a second region of the semiconductor layer includes at least one metal layer. The active region is disposed between the first contact part and the second contact part. The first contact part and the second contact part are arranged asymmetrical to each other.
    Type: Application
    Filed: March 6, 2018
    Publication date: September 6, 2018
    Inventors: Hyun-Yong YU, Hwan-Jun ZANG