Patents by Inventor Hwa Suk Cho

Hwa Suk Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10739811
    Abstract: The present invention relates to a design technology of a phase locked loop (PLL) for generating an accurate clock frequency in a clock synchronization system. The present invention suggests a new structure based on a hardware description language (HDL), and thus reduces a chip area of a frequency synthesizer while obtaining a wide frequency operation range. Furthermore, since only the HDL is used, the entire frequency synthesizer becomes all-synthesizable, and auto layout (auto P&R) can be achieved through a tool, which makes it possible to reduce a design cost of a designer.
    Type: Grant
    Filed: November 30, 2017
    Date of Patent: August 11, 2020
    Assignee: POSTECH ACADEMY-INDUSTRY FOUNDATION
    Inventors: Jae Yoon Sim, Hwa Suk Cho
  • Publication number: 20200026323
    Abstract: The present invention relates to a design technology of a phase locked loop (PLL) for generating an accurate clock frequency in a clock synchronization system. The present invention suggests a new structure based on a hardware description language (HDL), and thus reduces a chip area of a frequency synthesizer while obtaining a wide frequency operation range. Furthermore, since only the HDL is used, the entire frequency synthesizer becomes all-synthesizable, and auto layout (auto P&R) can be achieved through a tool, which makes it possible to reduce a design cost of a designer.
    Type: Application
    Filed: November 30, 2017
    Publication date: January 23, 2020
    Inventors: Jae Yoon SIM, Hwa Suk CHO
  • Publication number: 20190279079
    Abstract: Provided is a technology for reducing hardware cost and enabling on-chip learning in a neuromorphic system. A synapse array includes a plurality of synapse circuits, and at least one of the plurality of synapse circuits includes at least bias transistor and a switch connected in series. Synapse circuits in the same row and column direction of the synapse array are connected to each other through a shared membrane line, and a charge amount proportional to a multiplication accumulation operation required for a forward or backward operation is supplied through the membrane line and is converted into a final digital value for output through an analog to digital converter. A virtual look-up table performs in advance a calculation required for a synapse weight update for learning of at least one column of the synapse array and is updated, so that the amount of a calculation required for entire learning is reduced.
    Type: Application
    Filed: February 14, 2019
    Publication date: September 12, 2019
    Inventors: Jae Yoon SIM, Hwa Suk CHO, Hyun Woo SON
  • Patent number: 8947275
    Abstract: A high-quality Analog to Digital Converter (ADC) is used to calibrate a difference attributable to a capacitor mismatch in a Digital to Analog Converter (DAC). The present invention is advantageous in that it can fabricate a low-power high-resolution ADC by calibrating an error attributable to a capacitor mismatch through a digital background calibration apparatus and method using a Successive Approximation Register (SAR).
    Type: Grant
    Filed: February 21, 2014
    Date of Patent: February 3, 2015
    Assignee: Postech Academy-Industry Foundation
    Inventors: Jae Yoon Sim, Hwa Suk Cho
  • Publication number: 20140232576
    Abstract: A high-quality Analog to Digital Converter (ADC) is used to calibrate a difference attributable to a capacitor mismatch in a Digital to Analog Converter (DAC). The present invention is advantageous in that it can fabricate a low-power high-resolution ADC by calibrating an error attributable to a capacitor mismatch through a digital background calibration apparatus and method using a Successive Approximation Register (SAR).
    Type: Application
    Filed: February 21, 2014
    Publication date: August 21, 2014
    Applicant: POSTECH ACADEMY-INDUSTRY FOUNDATION
    Inventors: Jae Yoon SIM, Hwa Suk Cho