Patents by Inventor Hyeong-Seob Kim

Hyeong-Seob Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12261135
    Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.
    Type: Grant
    Filed: March 10, 2023
    Date of Patent: March 25, 2025
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Se Ho You, Hyeong Seob Kim, Seung Kon Mok
  • Publication number: 20230215824
    Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.
    Type: Application
    Filed: March 10, 2023
    Publication date: July 6, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Se Ho YOU, Hyeong Seob Kim, Seung Kon Mok
  • Patent number: 11626373
    Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.
    Type: Grant
    Filed: February 10, 2021
    Date of Patent: April 11, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Se Ho You, Hyeong Seob Kim, Seung Kon Mok
  • Publication number: 20210398924
    Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.
    Type: Application
    Filed: February 10, 2021
    Publication date: December 23, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Se Ho YOU, Hyeong Seob KIM, Seung Kon MOK
  • Patent number: 9455217
    Abstract: Provided is a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.
    Type: Grant
    Filed: October 30, 2014
    Date of Patent: September 27, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
  • Publication number: 20150054144
    Abstract: Provided sa a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.
    Type: Application
    Filed: October 30, 2014
    Publication date: February 26, 2015
    Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
  • Patent number: 8901750
    Abstract: Provided is a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.
    Type: Grant
    Filed: April 11, 2014
    Date of Patent: December 2, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
  • Publication number: 20140225281
    Abstract: Provided is a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.
    Type: Application
    Filed: April 11, 2014
    Publication date: August 14, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
  • Patent number: 8592997
    Abstract: A molded underfill flip chip package may include a printed circuit board, a semiconductor chip mounted on the printed circuit board, and a sealant. The printed circuit board has at least one resin passage hole passing through the printed circuit board and at least one resin channel on a bottom surface of the printed circuit board, the at least one resin channel extending from the at least one resin passage hole passing through the printed circuit board. The sealant seals a top surface of the printed circuit board, the semiconductor chip, the at least one resin passage hole, and the at least one resin channel.
    Type: Grant
    Filed: November 1, 2010
    Date of Patent: November 26, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hae-jung Yu, Hyeong-seob Kim, Jong-ho Lee, Jin-woo Park
  • Publication number: 20130277831
    Abstract: A semiconductor package including a circuit board including a plurality of pads; a support structure disposed on the circuit board; and a plurality of semiconductor chips stacked on the circuit board and the support structure, each semiconductor chip including at least one pad. For each semiconductor chip, the at least one pad is aligned with a corresponding pad of the circuit board; and an electrical connection is formed between the at least one pad and the corresponding pad of the circuit board through the support structure.
    Type: Application
    Filed: November 29, 2012
    Publication date: October 24, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: SUNG-HWAN YOON, SANG-WOOK PARK, HYEONG-SEOB KIM
  • Patent number: 8129826
    Abstract: Provided is a semiconductor package apparatus having a redistribution layer. The apparatus includes at least one or more semiconductor chips, a packing part protecting the semiconductor chips, and a support part supporting the semiconductor chips. The apparatus also includes external terminals extending outside the packing part, redistribution layers installed between the semiconductor chips and the support part and including redistribution paths, first signal transmitting units, and second signal transmitting units. The first signal transmitting units transmitting electrical signals generated from the semiconductor chips to the redistribution paths of the redistribution layers, and the second signal transmitting units transmit the electrical signals from the redistribution paths to the external terminals. Therefore, a size and a thickness of the semiconductor package apparatus can be reduced, and processes can be simplified to improve productivity.
    Type: Grant
    Filed: January 16, 2009
    Date of Patent: March 6, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Wook Park, Min-Young Son, Hyeong-Seob Kim
  • Patent number: 8026616
    Abstract: A printed circuit board providing high reliability using a packaging of high capacity semiconductor chip, a semiconductor package, and a card and a system using the semiconductor package.
    Type: Grant
    Filed: January 12, 2009
    Date of Patent: September 27, 2011
    Assignee: SAMSUNG Electronics Co., Ltd.
    Inventors: Soon-yong Hur, Mo-rae Kim, Hyeong-seob Kim
  • Publication number: 20110193228
    Abstract: A molded underfill flip chip package may include a printed circuit board, a semiconductor chip mounted on the printed circuit board, and a sealant. The printed circuit board has at least one resin passage hole passing through the printed circuit board and at least one resin channel on a bottom surface of the printed circuit board, the at least one resin channel extending from the at least one resin passage hole passing through the printed circuit board. The sealant seals a top surface of the printed circuit board, the semiconductor chip, the at least one resin passage hole, and the at least one resin channel.
    Type: Application
    Filed: November 1, 2010
    Publication date: August 11, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hae-jung Yu, Hyeong-seob Kim, Jong-ho Lee, Jin-woo Park
  • Publication number: 20090189271
    Abstract: A printed circuit board providing high reliability using a packaging of high capacity semiconductor chip, a semiconductor package, and a card and a system using the semiconductor package.
    Type: Application
    Filed: January 12, 2009
    Publication date: July 30, 2009
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Soon-yong HUR, Mo-rae Kim, Hyeong-seob Kim
  • Publication number: 20090184410
    Abstract: Provided is a semiconductor package apparatus having a redistribution layer. The apparatus includes at least one or more semiconductor chips, a packing part protecting the semiconductor chips, and a support part supporting the semiconductor chips. The apparatus also includes external terminals extending outside the packing part, redistribution layers installed between the semiconductor chips and the support part and including redistribution paths, first signal transmitting units, and second signal transmitting units. The first signal transmitting units transmitting electrical signals generated from the semiconductor chips to the redistribution paths of the redistribution layers, and the second signal transmitting units transmit the electrical signals from the redistribution paths to the external terminals. Therefore, a size and a thickness of the semiconductor package apparatus can be reduced, and processes can be simplified to improve productivity.
    Type: Application
    Filed: January 16, 2009
    Publication date: July 23, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Wook PARK, Min-Young SON, Hyeong-Seob KIM
  • Patent number: 7420129
    Abstract: A method and apparatus of manufacturing a semiconductor device and the semiconductor device used in a semiconductor package are disclosed. The semiconductor device may include a main body having one or more supporting layers, a plurality of metal wires that may be formed as a plurality of inner connection pads and a plurality of outer connection pads, an outermost resin layer pattern formed on the surface of the main body, and including a plurality of openings exposing the plurality of outer connection pads, and a metal oxide layer disposed between the plurality of metal wires and the outermost resin layer pattern. The plurality of inner and outer connection pads may be formed on a surface of the main body.
    Type: Grant
    Filed: February 3, 2005
    Date of Patent: September 2, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hyeong-Seob Kim
  • Patent number: 7335592
    Abstract: A semiconductor chip package includes a semiconductor chip having a through hole extending there through from an active first surface to an inactive second surface. A first conductive pad at least partially surrounds the through hole on the active first surface of the semiconductor chip. The package also includes a printed circuit board having a first surface attached to the inactive second surface of the semiconductor chip, and a second conductive pad aligned with the through hole of the semiconductor chip. A conductive material fills the through hole and contacts the first and second conductive pads.
    Type: Grant
    Filed: October 20, 2005
    Date of Patent: February 26, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyeong-Seob Kim, Tae-Gyeong Chung
  • Publication number: 20060249823
    Abstract: A semiconductor package having an ultra thin thickness and a method of manufacturing the same are provided. The ultra thin semiconductor package comprises a circuit board in which a through hole is formed. A semiconductor chip is located in the through hole and a connecting element electrically connects the circuit board and the semiconductor chip. An epoxy molding compound (EMC) covers the semiconductor chip and the connecting element and a supporter having a thermal expansion coefficient similar to the EMC is attached inside the through hole on a lower surface of the semiconductor chip. An external connecting terminal is attached to at least one side of the circuit board. Because of the inclusion of the supporter, warpage of the semiconductor package resulting from the curing of the EMC is prevented.
    Type: Application
    Filed: July 19, 2006
    Publication date: November 9, 2006
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Hyeong-Seob KIM
  • Patent number: 7105919
    Abstract: A semiconductor package having an ultra thin thickness and a method of manufacturing the same are provided. The ultra thin semiconductor package comprises a circuit board in which a through hole is formed. A semiconductor chip is located in the through hole and a connecting element electrically connects the circuit board and the semiconductor chip. An epoxy molding compound (EMC) covers the semiconductor chip and the connecting element and a supporter having a thermal expansion coefficient similar to the EMC is attached inside the through hole on a lower surface of the semiconductor chip. An external connecting terminal is attached to at least one side of the circuit board. Because of the inclusion of the supporter, warpage of the semiconductor package resulting from the curing of the EMC is prevented.
    Type: Grant
    Filed: November 3, 2004
    Date of Patent: September 12, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hyeong-Seob Kim
  • Publication number: 20060033212
    Abstract: A semiconductor chip package includes a semiconductor chip having a through hole extending there through from an active first surface to an inactive second surface. A first conductive pad at least partially surrounds the through hole on the active first surface of the semiconductor chip. The package also includes a printed circuit board having a first surface attached to the inactive second surface of the semiconductor chip, and a second conductive pad aligned with the through hole of the semiconductor chip. A conductive material fills the through hole and contacts the first and second conductive pads.
    Type: Application
    Filed: October 20, 2005
    Publication date: February 16, 2006
    Inventors: Hyeong-Seob Kim, Tae-Gyeong Chung