Patents by Inventor Hyeong-Seob Kim
Hyeong-Seob Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12261135Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.Type: GrantFiled: March 10, 2023Date of Patent: March 25, 2025Assignee: Samsung Electronics Co., Ltd.Inventors: Se Ho You, Hyeong Seob Kim, Seung Kon Mok
-
Publication number: 20230215824Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.Type: ApplicationFiled: March 10, 2023Publication date: July 6, 2023Applicant: Samsung Electronics Co., Ltd.Inventors: Se Ho YOU, Hyeong Seob Kim, Seung Kon Mok
-
Patent number: 11626373Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.Type: GrantFiled: February 10, 2021Date of Patent: April 11, 2023Assignee: Samsung Electronics Co., Ltd.Inventors: Se Ho You, Hyeong Seob Kim, Seung Kon Mok
-
Publication number: 20210398924Abstract: A semiconductor package having a thinner shape and including an antenna is provided. A semiconductor package comprises a first substrate, a second substrate on the first substrate and including a first face facing the first substrate and a second face opposite to the first face, a pillar extending from the second face of the second substrate to the first substrate, and a first semiconductor chip on the second face of the second substrate and connected to the pillar. The second substrate may include an antenna pattern, and the antenna pattern may be connected to the first semiconductor chip, and may be on the second face of the second substrate such that the antenna pattern is isolated from direct contact with the first semiconductor chip.Type: ApplicationFiled: February 10, 2021Publication date: December 23, 2021Applicant: Samsung Electronics Co., Ltd.Inventors: Se Ho YOU, Hyeong Seob KIM, Seung Kon MOK
-
Patent number: 9455217Abstract: Provided is a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.Type: GrantFiled: October 30, 2014Date of Patent: September 27, 2016Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
-
Publication number: 20150054144Abstract: Provided sa a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.Type: ApplicationFiled: October 30, 2014Publication date: February 26, 2015Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
-
Patent number: 8901750Abstract: Provided is a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.Type: GrantFiled: April 11, 2014Date of Patent: December 2, 2014Assignee: Samsung Electronics Co., Ltd.Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
-
Publication number: 20140225281Abstract: Provided is a semiconductor package including multiple semiconductor chips, and separate groups of leads connected to the semiconductor chips. The leads are exposed to the outside of the semiconductor package. The plurality of leads may include a first lead group for a first chip group and a second lead group for a second chip group. The first and second chip groups are part of the package.Type: ApplicationFiled: April 11, 2014Publication date: August 14, 2014Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Chul Park, Hyeong-seob Kim, Kun-dae Yeom, Gwang-man Lim
-
Patent number: 8592997Abstract: A molded underfill flip chip package may include a printed circuit board, a semiconductor chip mounted on the printed circuit board, and a sealant. The printed circuit board has at least one resin passage hole passing through the printed circuit board and at least one resin channel on a bottom surface of the printed circuit board, the at least one resin channel extending from the at least one resin passage hole passing through the printed circuit board. The sealant seals a top surface of the printed circuit board, the semiconductor chip, the at least one resin passage hole, and the at least one resin channel.Type: GrantFiled: November 1, 2010Date of Patent: November 26, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Hae-jung Yu, Hyeong-seob Kim, Jong-ho Lee, Jin-woo Park
-
Publication number: 20130277831Abstract: A semiconductor package including a circuit board including a plurality of pads; a support structure disposed on the circuit board; and a plurality of semiconductor chips stacked on the circuit board and the support structure, each semiconductor chip including at least one pad. For each semiconductor chip, the at least one pad is aligned with a corresponding pad of the circuit board; and an electrical connection is formed between the at least one pad and the corresponding pad of the circuit board through the support structure.Type: ApplicationFiled: November 29, 2012Publication date: October 24, 2013Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: SUNG-HWAN YOON, SANG-WOOK PARK, HYEONG-SEOB KIM
-
Patent number: 8129826Abstract: Provided is a semiconductor package apparatus having a redistribution layer. The apparatus includes at least one or more semiconductor chips, a packing part protecting the semiconductor chips, and a support part supporting the semiconductor chips. The apparatus also includes external terminals extending outside the packing part, redistribution layers installed between the semiconductor chips and the support part and including redistribution paths, first signal transmitting units, and second signal transmitting units. The first signal transmitting units transmitting electrical signals generated from the semiconductor chips to the redistribution paths of the redistribution layers, and the second signal transmitting units transmit the electrical signals from the redistribution paths to the external terminals. Therefore, a size and a thickness of the semiconductor package apparatus can be reduced, and processes can be simplified to improve productivity.Type: GrantFiled: January 16, 2009Date of Patent: March 6, 2012Assignee: Samsung Electronics Co., Ltd.Inventors: Sang-Wook Park, Min-Young Son, Hyeong-Seob Kim
-
Patent number: 8026616Abstract: A printed circuit board providing high reliability using a packaging of high capacity semiconductor chip, a semiconductor package, and a card and a system using the semiconductor package.Type: GrantFiled: January 12, 2009Date of Patent: September 27, 2011Assignee: SAMSUNG Electronics Co., Ltd.Inventors: Soon-yong Hur, Mo-rae Kim, Hyeong-seob Kim
-
Publication number: 20110193228Abstract: A molded underfill flip chip package may include a printed circuit board, a semiconductor chip mounted on the printed circuit board, and a sealant. The printed circuit board has at least one resin passage hole passing through the printed circuit board and at least one resin channel on a bottom surface of the printed circuit board, the at least one resin channel extending from the at least one resin passage hole passing through the printed circuit board. The sealant seals a top surface of the printed circuit board, the semiconductor chip, the at least one resin passage hole, and the at least one resin channel.Type: ApplicationFiled: November 1, 2010Publication date: August 11, 2011Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Hae-jung Yu, Hyeong-seob Kim, Jong-ho Lee, Jin-woo Park
-
Publication number: 20090189271Abstract: A printed circuit board providing high reliability using a packaging of high capacity semiconductor chip, a semiconductor package, and a card and a system using the semiconductor package.Type: ApplicationFiled: January 12, 2009Publication date: July 30, 2009Applicant: Samsung Electronics Co., LtdInventors: Soon-yong HUR, Mo-rae Kim, Hyeong-seob Kim
-
Publication number: 20090184410Abstract: Provided is a semiconductor package apparatus having a redistribution layer. The apparatus includes at least one or more semiconductor chips, a packing part protecting the semiconductor chips, and a support part supporting the semiconductor chips. The apparatus also includes external terminals extending outside the packing part, redistribution layers installed between the semiconductor chips and the support part and including redistribution paths, first signal transmitting units, and second signal transmitting units. The first signal transmitting units transmitting electrical signals generated from the semiconductor chips to the redistribution paths of the redistribution layers, and the second signal transmitting units transmit the electrical signals from the redistribution paths to the external terminals. Therefore, a size and a thickness of the semiconductor package apparatus can be reduced, and processes can be simplified to improve productivity.Type: ApplicationFiled: January 16, 2009Publication date: July 23, 2009Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Sang-Wook PARK, Min-Young SON, Hyeong-Seob KIM
-
Patent number: 7420129Abstract: A method and apparatus of manufacturing a semiconductor device and the semiconductor device used in a semiconductor package are disclosed. The semiconductor device may include a main body having one or more supporting layers, a plurality of metal wires that may be formed as a plurality of inner connection pads and a plurality of outer connection pads, an outermost resin layer pattern formed on the surface of the main body, and including a plurality of openings exposing the plurality of outer connection pads, and a metal oxide layer disposed between the plurality of metal wires and the outermost resin layer pattern. The plurality of inner and outer connection pads may be formed on a surface of the main body.Type: GrantFiled: February 3, 2005Date of Patent: September 2, 2008Assignee: Samsung Electronics Co., Ltd.Inventor: Hyeong-Seob Kim
-
Patent number: 7335592Abstract: A semiconductor chip package includes a semiconductor chip having a through hole extending there through from an active first surface to an inactive second surface. A first conductive pad at least partially surrounds the through hole on the active first surface of the semiconductor chip. The package also includes a printed circuit board having a first surface attached to the inactive second surface of the semiconductor chip, and a second conductive pad aligned with the through hole of the semiconductor chip. A conductive material fills the through hole and contacts the first and second conductive pads.Type: GrantFiled: October 20, 2005Date of Patent: February 26, 2008Assignee: Samsung Electronics Co., Ltd.Inventors: Hyeong-Seob Kim, Tae-Gyeong Chung
-
Publication number: 20060249823Abstract: A semiconductor package having an ultra thin thickness and a method of manufacturing the same are provided. The ultra thin semiconductor package comprises a circuit board in which a through hole is formed. A semiconductor chip is located in the through hole and a connecting element electrically connects the circuit board and the semiconductor chip. An epoxy molding compound (EMC) covers the semiconductor chip and the connecting element and a supporter having a thermal expansion coefficient similar to the EMC is attached inside the through hole on a lower surface of the semiconductor chip. An external connecting terminal is attached to at least one side of the circuit board. Because of the inclusion of the supporter, warpage of the semiconductor package resulting from the curing of the EMC is prevented.Type: ApplicationFiled: July 19, 2006Publication date: November 9, 2006Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventor: Hyeong-Seob KIM
-
Patent number: 7105919Abstract: A semiconductor package having an ultra thin thickness and a method of manufacturing the same are provided. The ultra thin semiconductor package comprises a circuit board in which a through hole is formed. A semiconductor chip is located in the through hole and a connecting element electrically connects the circuit board and the semiconductor chip. An epoxy molding compound (EMC) covers the semiconductor chip and the connecting element and a supporter having a thermal expansion coefficient similar to the EMC is attached inside the through hole on a lower surface of the semiconductor chip. An external connecting terminal is attached to at least one side of the circuit board. Because of the inclusion of the supporter, warpage of the semiconductor package resulting from the curing of the EMC is prevented.Type: GrantFiled: November 3, 2004Date of Patent: September 12, 2006Assignee: Samsung Electronics Co., Ltd.Inventor: Hyeong-Seob Kim
-
Publication number: 20060033212Abstract: A semiconductor chip package includes a semiconductor chip having a through hole extending there through from an active first surface to an inactive second surface. A first conductive pad at least partially surrounds the through hole on the active first surface of the semiconductor chip. The package also includes a printed circuit board having a first surface attached to the inactive second surface of the semiconductor chip, and a second conductive pad aligned with the through hole of the semiconductor chip. A conductive material fills the through hole and contacts the first and second conductive pads.Type: ApplicationFiled: October 20, 2005Publication date: February 16, 2006Inventors: Hyeong-Seob Kim, Tae-Gyeong Chung