Patents by Inventor Hyuck-Jin Kang

Hyuck-Jin Kang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230225111
    Abstract: A semiconductor device and a related fabrication method are provided. The semiconductor device includes a conductive line on a substrate, a capping pattern that extends along an upper surface of the conductive line, a spacer structure that extends along a side surface of the conductive line and a side surface of the capping pattern, a buried contact electrically connected to the substrate, on a side surface of the spacer structure, a barrier conductive film extending along the buried contact and the spacer structure, and a landing pad electrically connected to the buried contact, on the barrier conductive film and the capping pattern, wherein an upper part of the spacer structure includes a spacer recess that is lower than or equal to an uppermost surface of the capping pattern, and the barrier conductive film extends along the spacer recess and does not cover the uppermost surface of the capping pattern.
    Type: Application
    Filed: September 29, 2022
    Publication date: July 13, 2023
    Inventors: Dong Hwan Lee, Hyuck Jin Kang, Chan Woo Shin, Min Wu Kim, Jung Woo Song
  • Patent number: 7352050
    Abstract: In a fuse region of a semiconductor device, and a method of fabricating the same, the fuse region includes an interlayer insulating layer on a semiconductor substrate, a plurality of fuses on the interlayer insulating layer disposed in parallel with each other, a blocking layer on the interlayer insulating layer between each of the plurality of fuses and in parallel with the plurality of fuses, and a plurality of fuse grooves recessed into the interlayer insulating layer between each of the plurality of fuses and the blocking layer.
    Type: Grant
    Filed: March 15, 2005
    Date of Patent: April 1, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyuck-Jin Kang, Chang-Suk Hyun, Il-Young Moon, Kang-Yoon Lee, Kwang-bo Sim, Sang-Kil Jeon
  • Publication number: 20070114635
    Abstract: Integrated circuit devices are provided including an integrated circuit substrate and first through fourth spaced apart lower interconnects on the integrated circuit substrate. The third and fourth spaced apart lower interconnects are parallel to the first and second lower interconnects. A first fuse is provided on the first and second lower interconnects between the first and second lower interconnects and is electrically coupled to the first and second lower interconnects. A second fuse is provided spaced apart from the first fuse and on the third and fourth lower interconnects. The second fuse is between the third and fourth lower interconnects and is electrically coupled to the third and fourth lower interconnects. Related methods of fabricating integrated circuit devices are also provided.
    Type: Application
    Filed: January 9, 2007
    Publication date: May 24, 2007
    Inventors: Tai-Heui Cho, Hyuck-Jin Kang, Heui-Won Shin, Gwang-Seon Byun, Sun-Joon Kim
  • Patent number: 7180154
    Abstract: Integrated circuit devices are provided including an integrated circuit substrate and first through fourth spaced apart lower interconnects on the integrated circuit substrate. The third and fourth spaced apart lower interconnects are parallel to the first and second lower interconnects. A first fuse is provided on the first and second lower interconnects between the first and second lower interconnects and is electrically coupled to the first and second lower interconnects. A second fuse is provided spaced apart from the first fuse and on the third and fourth lower interconnects. The second fuse is between the third and fourth lower interconnects and is electrically coupled to the third and fourth lower interconnects. Related methods of fabricating integrated circuit devices are also provided.
    Type: Grant
    Filed: May 13, 2004
    Date of Patent: February 20, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tai-Heui Cho, Hyuck-Jin Kang, Heui-Won Shin, Gwang-Seon Byun, Sun-Joon Kim
  • Patent number: 6984895
    Abstract: A bonding pad structure in an integrated circuit (IC) and a method for manufacturing thereof comprises a plurality of dummy patterns deposited in sub-layers of the IC, each dummy pattern being connected via a metal link to a plurality of complementary top surface bonding pads, wherein the dummy patterns and the metal link are constructed during the same process steps used to construct the circuit elements included in the IC, without additional or special process steps. Such an imbedded and anchored bonding pad provides contact reliability for both conductive and non-conductive pads used for the interconnection of integrated circuits in a manner that resists layer separation or de-lamination under pulling stresses that are present on the bonding pads.
    Type: Grant
    Filed: April 19, 2002
    Date of Patent: January 10, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tai-Heui Cho, Hyuck-Jin Kang, Min-Chul Kim, Byung-Yoon Kim
  • Publication number: 20050212081
    Abstract: In a fuse region of a semiconductor device, and a method of fabricating the same, the fuse region includes an interlayer insulating layer on a semiconductor substrate, a plurality of fuses on the interlayer insulating layer disposed in parallel with each other, a blocking layer on the interlayer insulating layer between each of the plurality of fuses and in parallel with the plurality of fuses, and a plurality of fuse grooves recessed into the interlayer insulating layer between each of the plurality of fuses and the blocking layer.
    Type: Application
    Filed: March 15, 2005
    Publication date: September 29, 2005
    Inventors: Hyuck-Jin Kang, Chang-Suk Hyun, Il-Young Moon, Kang-Yoon Lee, Kwang-bo Sim, Sang-Kil Jeon
  • Patent number: 6867070
    Abstract: A bonding pad structure in an integrated circuit (IC) and a method for manufacturing thereof comprises a plurality of dummy patterns deposited in sub-layers of the IC, each dummy pattern being connected via a metal link to a plurality of complementary top surface bonding pads, wherein the dummy patterns and the metal link are constructed during the same process steps used to construct the circuit elements included in the IC, without additional or special process steps. Such an imbedded and anchored bonding pad provides contact reliability for both conductive and non-conductive pads used for the interconnection of integrated circuits in a manner that resists layer separation or de-lamination under pulling stresses that are present on the bonding pads.
    Type: Grant
    Filed: February 5, 2003
    Date of Patent: March 15, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tai-Heui Cho, Hyuck-Jin Kang, Min-Chul Kim, Byung-Yoon Kim
  • Publication number: 20040262768
    Abstract: Integrated circuit devices are provided including an integrated circuit substrate and first through fourth spaced apart lower interconnects on the integrated circuit substrate. The third and fourth spaced apart lower interconnects are parallel to the first and second lower interconnects. A first fuse is provided on the first and second lower interconnects between the first and second lower interconnects and is electrically coupled to the first and second lower interconnects. A second fuse is provided spaced apart from the first fuse and on the third and fourth lower interconnects. The second fuse is between the third and fourth lower interconnects and is electrically coupled to the third and fourth lower interconnects. Related methods of fabricating integrated circuit devices are also provided.
    Type: Application
    Filed: May 13, 2004
    Publication date: December 30, 2004
    Inventors: Tai-Heui Cho, Hyuck-Jin Kang, Heui-Won Shin, Gwang-Seon Byun, Sun-Joon Kim
  • Publication number: 20030136979
    Abstract: A bonding pad structure in an integrated circuit (IC) and a method for manufacturing thereof comprises a plurality of dummy patterns deposited in sub-layers of the IC, each dummy pattern being connected via a metal link to a plurality of complementary top surface bonding pads, wherein the dummy patterns and the metal link are constructed during the same process steps used to construct the circuit elements included in the IC, without additional or special process steps. Such an imbedded and anchored bonding pad provides contact reliability for both conductive and non-conductive pads used for the interconnection of integrated circuits in a manner that resists layer separation or de-lamination under pulling stresses that are present on the bonding pads.
    Type: Application
    Filed: February 5, 2003
    Publication date: July 24, 2003
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tai-Heui Cho, Hyuck-Jin Kang, Min-Chul Kim, Byung-Yoon Kim
  • Publication number: 20030094634
    Abstract: A bonding pad structure in an integrated circuit (IC) and a method for manufacturing thereof comprises a plurality of dummy patterns deposited in sub-layers of the IC, each dummy pattern being connected via a metal link to a plurality of complementary top surface bonding pads, wherein the dummy patterns and the metal link are constructed during the same process steps used to construct the circuit elements included in the IC, without additional or special process steps. Such an imbedded and anchored bonding pad provides contact reliability for both conductive and non-conductive pads used for the interconnection of integrated circuits in a manner that resists layer separation or de-lamination under pulling stresses that are present on the bonding pads.
    Type: Application
    Filed: April 19, 2002
    Publication date: May 22, 2003
    Inventors: Tai-Heui Cho, Hyuck-Jin Kang, Min-Chul Kim, Byung-Yoon Kim
  • Publication number: 20030008453
    Abstract: A semiconductor memory device and a fabrication method thereof are provided. A plurality of gate electrode patterns is formed on a semiconductor substrate having isolation regions. Spacers are formed on sidewalls of the gate electrode patterns. A disposable pattern is formed on contact window area. An intermediate insulating pattern is formed except on the contact window area. The disposable pattern is removed to define a contact window. A contact node pattern is formed in the contact window.
    Type: Application
    Filed: April 1, 2002
    Publication date: January 9, 2003
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyuck-Jin Kang, Tai-Heui Cho