Patents by Inventor Hyuk-Ju Ryu

Hyuk-Ju Ryu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040185608
    Abstract: An integrated circuit device is formed by forming a gate conductive layer on a gate insulating layer on a substrate. The gate conductive layer and the gate insulating layer are dry-etched to provide a gate structure. A buffer layer is formed on the sidewall of the gate structure covering an interface in the gate structure between the gate conductive layer and the gate insulating layer. The gate structure is annealed, through the buffer layer, to repair damage caused during the dry-etching.
    Type: Application
    Filed: December 29, 2003
    Publication date: September 23, 2004
    Inventors: Myoung-hwan Oh, Chang-bong Oh, Young-wug Kim, Hee-sung Kang, Hyuk-ju Ryu, Young-gun Ko
  • Patent number: 6764910
    Abstract: A semiconductor device and a method for manufacturing the same are provided. The structure of a semiconductor device includes gate electrodes having a T-shaped structure comprised of first and second gate electrodes having low gate resistance and low parasitic capacitance and a halo ion-implanted region in which a short channel effect can be effectively suppressed. The method for manufacturing the device is capable of performing high angle ion implantation without extending gate-to-gate space.
    Type: Grant
    Filed: February 21, 2003
    Date of Patent: July 20, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyuk-Ju Ryu, Jong-hyon Ahn
  • Publication number: 20040087159
    Abstract: In a method for manufacturing a multi-thickness gate dielectric layer of a semiconductor device, a first dielectric layer is formed on a semiconductor substrate. A second dielectric layer is formed using a different dielectric material from the material constituting the first dielectric layer on the first dielectric layer. A portion of the second dielectric layer is selectively removed so as to selectively expose the first dielectric layer under the second dielectric layer. A portion of the exposed first dielectric layer is selectively removed so as to selectively expose the semiconductor substrate under the exposed first dielectric layer. Thereafter, a third dielectric layer having a thinner thickness than the first dielectric layer is formed on the exposed semiconductor substrate.
    Type: Application
    Filed: October 15, 2003
    Publication date: May 6, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyung-Soo Kim, Young-Wug Kim, Chang-Bong Oh, Hee-Sung Kang, Hyuk-Ju Ryu
  • Publication number: 20030203560
    Abstract: In a CMOS semiconductor device using a silicon germanium gate and a method of fabricating the same, a gate insulating layer, a conductive electrode layer that is a seed layer, a silicon germanium electrode layer, and an amorphous conductive electrode layer are sequentially formed on a semiconductor substrate. A photolithographic process is then carried out to remove the silicon germanium electrode layer in the NMOS region, so that the silicon germanium layer is formed only in the PMOS region and is not formed in the NMOS region.
    Type: Application
    Filed: April 23, 2003
    Publication date: October 30, 2003
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyuk-Ju Ryu, Young-Wug Kim, Chang-Bong Oh, Hee-Sung Kang
  • Publication number: 20030151097
    Abstract: A semiconductor device and a method for manufacturing the same are provided. The structure of a semiconductor device includes gate electrodes having a T-shaped structure comprised of first and second gate electrodes having low gate resistance and low parasitic capacitance and a halo ion-implanted region in which a short channel effect can be effectively suppressed. The method for manufacturing the device is capable of performing high angle ion implantation without extending gate-to-gate space.
    Type: Application
    Filed: February 21, 2003
    Publication date: August 14, 2003
    Inventors: Hyuk-Ju Ryu, Jong-Hyon Ahn
  • Patent number: 6548862
    Abstract: A semiconductor device and a method for manufacturing the same are provided. The structure of a semiconductor device includes gate electrodes having a T-shaped structure comprised of first and second gate electrodes having low gate resistance and low parasitic capacitance and a halo ion-implanted region in which a short channel effect can be effectively suppressed. The method for manufacturing the device is capable of performing high angle ion implantation without extending gate-to-gate space.
    Type: Grant
    Filed: May 14, 2002
    Date of Patent: April 15, 2003
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyuk-ju Ryu, Jong-hyon Ahn
  • Publication number: 20030030103
    Abstract: A semiconductor device and a method for manufacturing the same are provided. The structure of a semiconductor device includes gate electrodes having a T-shaped structure comprised of first and second gate electrodes having low gate resistance and low parasitic capacitance and a halo ion-implanted region in which a short channel effect can be effectively suppressed. The method for manufacturing the device is capable of performing high angle ion implantation without extending gate-to-gate space.
    Type: Application
    Filed: May 14, 2002
    Publication date: February 13, 2003
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyuk-ju Ryu, Jong-hyon Ahn
  • Publication number: 20020142523
    Abstract: A semiconductor device includes: a silicon substrate; a source/drain region formed in the substrate including a lightly doped region and an adjacent heavily doped region, the depth of the heavily doped region being greater than the depth of the lightly doped region; a gate oxide layer on the silicon substrate; and a notched gate electrode on the substrate, the notched gate electrode including a notch along an outer side surface of a lower portion such that a top portion of the notched gate electrode is wider than the lower portion, the gate oxide layer extending between the interface of the notched gate electrode and the substrate, and a gate poly oxide layer provided along an outer side surface of the notched gate electrode and along an inner wall of the notch, a portion of the lightly doped region being under the notch.
    Type: Application
    Filed: April 2, 2002
    Publication date: October 3, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyuk-Ju Ryu, Young-Gun Ko