Patents by Inventor Hyun-Bo Shin

Hyun-Bo Shin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120125588
    Abstract: The present invention relates to a heat dissipation plate for a projection-type integration circuit (IC) package, which is installed to be adhered and fixed to a projection-type IC package in which an integration circuit in a board is formed to project, so as to dissipate heat generated by the integrated circuit, including: a fixed plate adhered and fixed to the projection-type IC package; and heat dissipation fins (cooling fins) formed to be inclined upward from both opposing sides of the fixed plate, wherein an accommodation groove that accommodates the integrated circuit is formed in a rear surface of the fixed plate, and the accommodation groove is formed to have a shape to be joined to the integrated circuit, and the integrated circuit comes into close contact with the accommodation groove.
    Type: Application
    Filed: April 23, 2010
    Publication date: May 24, 2012
    Inventors: Dong Jin Nam, Hyun Bo Shin
  • Patent number: 6385020
    Abstract: A hemispherical grain (HSG) capacitor having HSGs on at least a part of the surface of capacitor lower electrodes, and a method of forming the same. In the capacitor, lower electrodes are formed of at least two amorphous silicon layers including an amorphous silicon layer doped with a high concentration of impurities and an amorphous silicon layer doped with a low concentration of impurities, and HSGs are formed, wherein the size of the hemispherical grains can be adjusted such that the size of HSGs formed on the inner surface of a U-shaped lower electrode or on the top of a stacked lower electrode is larger than that of HSGs formed on the outer surface of the U-shaped lower electrode or on the sidews of the stacked lower electrode. Thus, bridging between neighboring lower electrodes can be avoided by appropriately adjusting the size of HSGs, resulting in uniform capacitance wafer-to-wafer and within a wafer. The mechanical strength of the U-shaped lower electrode can also be enhanced.
    Type: Grant
    Filed: January 19, 2000
    Date of Patent: May 7, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-bo Shin, Myeong-cheol Kim, Jin-won Kim, Ki-hyun Hwang, Jae-young Park, Bon-young Koo
  • Patent number: 6284632
    Abstract: According to the present invention, a process of the present invention is performed with stagnated process gas in a chamber. The process comprises the steps of supplying process gas into a chamber, blocking process gas entry and exit from the chamber so as to stagnate the supplied gas therein, and performing the process. As a result, a process time can be significantly reduced, thereby maximizing yield and reducing the substantial amount of the process gas.
    Type: Grant
    Filed: October 29, 1999
    Date of Patent: September 4, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Se-Jin Lee, Jae-Chul Lee, Hyun-Bo Shin, Dae-Hoon Bae
  • Patent number: 6238968
    Abstract: Integrated circuit capacitors include a U-shaped capacitor electrode on a substrate and an HSG silicon layer extending on an inner surface of the U-shaped capacitor electrode. A HSG protection layer comprising silicon nitride is also provided. The HSG protection layer extends on the HSG silicon layer but not on an outer surface of the U-shaped capacitor electrode. A first capacitor dielectric layer comprising silicon nitride extends on the silicon nitride HSG protection layer and on the outer surface of the U-shaped capacitor electrode. A second capacitor dielectric layer comprising an oxide extends on the first capacitor dielectric layer and an upper capacitor electrode extends on the second capacitor dielectric layer.
    Type: Grant
    Filed: March 16, 2000
    Date of Patent: May 29, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Sub Yu, Hyun-Bo Shin
  • Patent number: 5885867
    Abstract: A method of forming a hemispherical grained silicon layer includes the step of forming a first amorphous silicon layer on an integrated circuit substrate by exposing the integrated circuit substrate to a first atmosphere including a silicon source gas and an anti-nucleation gas. A hemispherical grained silicon layer is formed on the amorphous silicon layer opposite the substrate. The anti-nucleation gas can be nitrogen oxide or oxygen.
    Type: Grant
    Filed: December 3, 1997
    Date of Patent: March 23, 1999
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-bo Shin, Jong-young Kim
  • Patent number: 5854095
    Abstract: A silicon layer is formed on an integrated circuit substrate using silane and disilane thereby increasing a step coverage for the silicon layer, increasing a deposition rate for the silicon layer, reducing variability of the deposition rate, and reducing local crystallization of the silicon layer. More particularly, the step of forming the silicon layer can include forming a first silicon sublayer on the substrate using a first source gas including silane, and forming a second silicon sublayer on the first silicon sublayer using a second source gas different from the first source gas wherein the second source gas includes disilane. Alternately, the step of forming the silicon layer can include forming the silicon layer on the integrated circuit substrate using a source gas including a mixture of silane and disilane.
    Type: Grant
    Filed: January 2, 1997
    Date of Patent: December 29, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Man-sug Kang, Hyun-bo Shin, Seung-joon Ahn, Byung-chul Ahn