Patents by Inventor Hyun-Ho NOH

Hyun-Ho NOH has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240096954
    Abstract: A semiconductor device includes an active pattern including: a lower pattern extending in a first direction, and a plurality of sheet patterns spaced apart from the lower pattern in a second direction; a gate structure on the lower pattern and including a gate electrode and a gate insulating film including an interfacial insulating film including a first vertical portion and a horizontal portion. A dimension in a third direction of the first vertical portion is greater than a dimension in the second direction of the horizontal portion. The first vertical portion includes: a first area contacting a source/drain pattern; and a second area provided between the first area and the gate electrode. The interfacial insulating film includes a first element other than silicon, wherein a concentration of the first element in the first area is greater than a concentration of the first element in the second area.
    Type: Application
    Filed: August 8, 2023
    Publication date: March 21, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Il Gyou SHIN, Hyun Ho NOH, Sang Yong KIM, You Bin KIM
  • Patent number: 10790361
    Abstract: Provided is a semiconductor device including: a fin structure on a substrate including a negative channel field-effect transistor (nFET) region and a positive channel field-effect transistor (pFET) region; a gate structure on the fin structure; and a source/drain structure adjacent to the gate structure, wherein the source/drain structure formed in the nFET region is an epitaxial layer including an n-type impurity at a concentration of about 1.8×1021/cm3 or more, includes silicon (Si) and germanium (Ge) on an outer portion of the source/drain structure, and includes Si but not Ge in an inner portion of the source/drain structure, wherein an inclined surface contacting an uppermost surface of the source/drain structure forms an angle of less than about 54.7° with a top surface of the fin structure.
    Type: Grant
    Filed: April 23, 2019
    Date of Patent: September 29, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-woo Kim, Hyun-ho Noh, Yong-seung Kim, Dong-suk Shin, Kwan-heum Lee, Yu-yeong Jo
  • Publication number: 20190259840
    Abstract: Provided is a semiconductor device including: a fin structure on a substrate including a negative channel field-effect transistor (nFET) region and a positive channel field-effect transistor (pFET) region; a gate structure on the fin structure; and a source/drain structure adjacent to the gate structure, wherein the source/drain structure formed in the nFET region is an epitaxial layer including an n-type impurity at a concentration of about 1.8×1021/cm3 or more, includes silicon (Si) and germanium (Ge) on an outer portion of the source/drain structure, and includes Si but not Ge in an inner portion of the source/drain structure, wherein an inclined surface contacting an uppermost surface of the source/drain structure forms an angle of less than about 54.7° with a top surface of the fin structure.
    Type: Application
    Filed: April 23, 2019
    Publication date: August 22, 2019
    Inventors: Dong-woo Kim, Hyun-ho Noh, Yong-seung Kim, Dong-suk Shin, Kwan-heum Lee, Yu-yeong Jo
  • Patent number: 10304932
    Abstract: Provided is a semiconductor device including: a fin structure on a substrate including a negative channel field-effect transistor (nFET) region and a positive channel field-effect transistor (pFET) region; a gate structure on the fin structure; and a source/drain structure adjacent to the gate structure, wherein the source/drain structure formed in the nFET region is an epitaxial layer including an n-type impurity at a concentration of about 1.8×1021/cm3 or more, includes silicon (Si) and germanium (Ge) on an outer portion of the source/drain structure, and includes Si but not Ge in an inner portion of the source/drain structure, wherein an inclined surface contacting an uppermost surface of the source/drain structure forms an angle of less than about 54.7° with a top surface of the fin structure.
    Type: Grant
    Filed: January 15, 2018
    Date of Patent: May 28, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-woo Kim, Hyun-ho Noh, Yong-seung Kim, Dong-suk Shin, Kwan-heum Lee, Yu-yeong Jo
  • Publication number: 20190006469
    Abstract: Provided is a semiconductor device including: a fin structure on a substrate including a negative channel field-effect transistor (nFET) region and a positive channel field-effect transistor (pFET) region; a gate structure on the fin structure; and a source/drain structure adjacent to the gate structure, wherein the source/drain structure formed in the nFET region is an epitaxial layer including an n-type impurity at a concentration of about 1.8×1021/cm3 or more, includes silicon (Si) and germanium (Ge) on an outer portion of the source/drain structure, and includes Si but not Ge in an inner portion of the source/drain structure, wherein an inclined surface contacting an uppermost surface of the source/drain structure forms an angle of less than about 54.7° with a top surface of the fin structure.
    Type: Application
    Filed: January 15, 2018
    Publication date: January 3, 2019
    Inventors: Dong-woo Kim, Hyun-ho Noh, Yong-seung Kim, Dong-suk Shin, Kwan-heum Lee, Yu-yeong Jo
  • Patent number: 9793356
    Abstract: A semiconductor device may have a structure that prevents or reduces an etching amount of certain portions, such as a part of a source/drain region. Adjacent active fins may be merged with a blocking layer extending between adjacent the source/drain region. The blocking layer may be of a material that is relatively high-resistant to the etchant.
    Type: Grant
    Filed: August 11, 2015
    Date of Patent: October 17, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jeong-Ho Yoo, Byeong-Chan Lee, Hyun-Ho Noh, Yong-Kook Park, Bon-Young Koo, Jin-Yeong Joe
  • Patent number: 9608117
    Abstract: A semiconductor device includes an active fin structure extending in a first direction, the active fin structure including protruding portions divided by a recess, a plurality of gate structures extending in a second direction crossing the first direction and covering the protruding portions of the active fin structure, a first epitaxial pattern in a lower portion of the recess between the gate structures, a second epitaxial pattern on a portion of the first epitaxial pattern, the second epitaxial pattern contacting a sidewall of the recess, and a third epitaxial pattern on the first and second epitaxial patterns, the third epitaxial pattern filling the recess.
    Type: Grant
    Filed: February 22, 2016
    Date of Patent: March 28, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Bum Kim, Nam Kyu Kim, Hyun-Ho Noh, Dong-Chan Suh, Byeong-Chan Lee, Su-Jin Jung, Jin-Yeong Joe, Bon-Young Koo
  • Publication number: 20160293750
    Abstract: A semiconductor device includes an active fin structure extending in a first direction, the active fin structure including protruding portions divided by a recess, a plurality of gate structures extending in a second direction crossing the first direction and covering the protruding portions of the active fin structure, a first epitaxial pattern in a lower portion of the recess between the gate structures, a second epitaxial pattern on a portion of the first epitaxial pattern, the second epitaxial pattern contacting a sidewall of the recess, and a third epitaxial pattern on the first and second epitaxial patterns, the third epitaxial pattern filling the recess.
    Type: Application
    Filed: February 22, 2016
    Publication date: October 6, 2016
    Inventors: Jin-Bum KIM, Nam Kyu KIM, Hyun-Ho NOH, Dong-Chan SUH, Byeong-Chan LEE, Su-Jin JUNG, Jin-Yeong JOE, Bon-Young KOO
  • Publication number: 20160079367
    Abstract: A semiconductor device may have a structure that prevents or reduces an etching amount of certain portions, such as a part of a source/drain region. Adjacent active fins may be merged with a blocking layer extending between adjacent the source/drain region. The blocking layer may be of a material that is relatively high-resistant to the etchant.
    Type: Application
    Filed: August 11, 2015
    Publication date: March 17, 2016
    Inventors: Jeong-Ho YOO, Byeong-Chan LEE, Hyun-Ho NOH, Yong-Kook PARK, Bon-Young KOO, Jin-Yeong JOE