Patents by Inventor Hyun Kwang Shin

Hyun Kwang Shin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10269653
    Abstract: A method of fabricating a semiconductor device including a diffused metal-oxide-semiconductor (DMOS) transistor, an n-type metal-oxide-semiconductor (NMOS) transistor, and a p-type metal-oxide-semiconductor (PMOS) transistor includes forming separation regions in a semiconductor substrate, forming a gate insulating film, forming a DMOS gate electrode on the gate insulating film, forming a first mask pattern on the semiconductor substrate, performing a first ion implantation process, forming a second mask pattern on the semiconductor substrate, performing a second ion implantation process, forming a third mask pattern on the semiconductor substrate and performing a third ion implantation process into the semiconductor substrate, and forming a fourth mask pattern on the semiconductor substrate and performing a fourth ion implantation process.
    Type: Grant
    Filed: December 5, 2017
    Date of Patent: April 23, 2019
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventors: Hyun Kwang Shin, Jung Lee, Kyung Ho Lee
  • Publication number: 20190103498
    Abstract: A semiconductor device includes a first N-type deep well region and a second N-type deep well region formed in a substrate, an N-type diffused well region formed between the first N-type deep well region and the second N-type deep well region, wherein a concentration of the N-type diffused well region is less than a concentration of the first N-type deep well region or the second N-type deep well region, a first P-type well region formed in the first N-type deep well region, a second P-type well region formed in the N-type diffused well region, an insulating film formed to be in contact with the first P-type well region, and a silicide formed on the N-type diffused well region, such that a Schottky barrier diode is formed between the silicide and the N-type diffused well.
    Type: Application
    Filed: May 30, 2018
    Publication date: April 4, 2019
    Applicant: Magnachip Semiconductor, Ltd.
    Inventors: Yon Sup PANG, Hyun Kwang SHIN, Tae Hoon LEE
  • Publication number: 20190034417
    Abstract: A method for analyzing digital contents is disclosed. According to an embodiment, a plurality of information sources are extracted from digital contents associated with a specific topic, an information source network is created on the basis of the plurality of information sources, and at least one of quantitative and qualitative analyses for the corresponding topic is performed on the basis of the information source network.
    Type: Application
    Filed: January 15, 2018
    Publication date: January 31, 2019
    Inventors: Byung Won On, Gyu Sang Choi, Hyun Kwang Shin
  • Publication number: 20180096897
    Abstract: A method of fabricating a semiconductor device including a diffused metal-oxide-semiconductor (DMOS) transistor, an n-type metal-oxide-semiconductor (NMOS) transistor, and a p-type metal-oxide-semiconductor (PMOS) transistor includes forming separation regions in a semiconductor substrate, forming a gate insulating film, forming a DMOS gate electrode on the gate insulating film, forming a first mask pattern on the semiconductor substrate, performing a first ion implantation process, forming a second mask pattern on the semiconductor substrate, performing a second ion implantation process, forming a third mask pattern on the semiconductor substrate and performing a third ion implantation process into the semiconductor substrate, and forming a fourth mask pattern on the semiconductor substrate and performing a fourth ion implantation process.
    Type: Application
    Filed: December 5, 2017
    Publication date: April 5, 2018
    Applicant: Magnachip Semiconductor, Ltd.
    Inventors: Hyun Kwang Shin, Jung Lee, Kyung Ho Lee
  • Patent number: 9859168
    Abstract: A method of fabricating a semiconductor device including a diffused metal-oxide-semiconductor (DMOS) transistor, an n-type metal-oxide-semiconductor (NMOS) transistor, and a p-type metal-oxide-semiconductor (PMOS) transistor includes forming separation regions in a semiconductor substrate, forming a gate insulating film, forming a DMOS gate electrode on the gate insulating film, forming a first mask pattern on the semiconductor substrate, performing a first ion implantation process, forming a second mask pattern on the semiconductor substrate, performing a second ion implantation process, forming a third mask pattern on the semiconductor substrate and performing a third ion implantation process into the semiconductor substrate, and forming a fourth mask pattern on the semiconductor substrate and performing a fourth ion implantation process.
    Type: Grant
    Filed: January 17, 2017
    Date of Patent: January 2, 2018
    Assignee: Magnachip Semiconductor, Ltd.
    Inventors: Hyun Kwang Shin, Jung Lee, Kyung Ho Lee
  • Publication number: 20160027913
    Abstract: This invention relates to a trench MOSFET, which can lower parasitic capacitance, thereby increasing a switching speed, and to a method of manufacturing the trench MOSFET. The trench MOSFET includes a substrate having an epi layer and a body layer sequentially formed thereon, a trench formed vertically in the central portion of the epi layer and the body layer, a first gate oxide film formed on the inner wall of the trench, a diffusion oxide film formed in the epi layer between the lower surface of the trench and the upper surface of the substrate to have a thickness greater than a thickness of the first gate oxide film and a width greater than a width of the trench, a gate formed in the trench having the first gate oxide film, a second gate oxide film formed on the gate, and a source region formed at both sides of the upper portion may be of the gate, thus reducing the generation of parasitic capacitance between the epi layer corresponding to a drain region and the gate, thereby improving a switching speed.
    Type: Application
    Filed: October 6, 2015
    Publication date: January 28, 2016
    Applicant: Magnachip Semiconductor, Ltd.
    Inventors: Hyun Kwang SHIN, Oh Hyeong LEE
  • Patent number: 9219148
    Abstract: A semiconductor device and a fabricating method thereof are provided, in which the semiconductor device includes a semiconductor substrate with a trench formed therein, a bottom electrode placed at a lower inner portion of the trench, the bottom electrode having an uneven upper surface, an insulating layer formed on an upper portion of the bottom electrode and on a sidewall of the trench, and a top electrode placed at an upper portion of the bottom electrode inside the trench, the top electrode having a top electrode which is uneven, in which the top electrode is so configured that the top electrode is inclined toward a center portion.
    Type: Grant
    Filed: June 18, 2013
    Date of Patent: December 22, 2015
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventor: Hyun Kwang Shin
  • Publication number: 20140054690
    Abstract: A semiconductor device and a fabricating method thereof are provided, in which the semiconductor device includes a semiconductor substrate with a trench formed therein, a bottom electrode placed at a lower inner portion of the trench, the bottom electrode having an uneven upper surface, an insulating layer formed on an upper portion of the bottom electrode and on a sidewall of the trench, and a top electrode placed at an upper portion of the bottom electrode inside the trench, the top electrode having a top electrode which is uneven, in which the top electrode is so configured that the top electrode is inclined toward a center portion.
    Type: Application
    Filed: June 18, 2013
    Publication date: February 27, 2014
    Applicant: MAGNACHIP SEMICONDUCTOR, LTD.
    Inventor: Hyun Kwang SHIN
  • Publication number: 20090127617
    Abstract: This invention relates to a trench MOSFET, which can lower parasitic capacitance, thereby increasing a switching speed, and to a method of manufacturing the trench MOSFET. The trench MOSFET includes a substrate having an epi layer and a body layer sequentially formed thereon, a trench formed vertically in the central portion of the epi layer and the body layer, a first gate oxide film formed on the inner wall of the trench, a diffusion oxide film formed in the epi layer between the lower surface of the trench and the upper surface of the substrate to have a thickness greater than a thickness of the first gate oxide film and a width greater than a width of the trench, a gate formed in the trench having the first gate oxide film, a second gate oxide film formed on the gate, and a source region formed at both sides of the upper portion may be of the gate, thus reducing the generation of parasitic capacitance between the epi layer corresponding to a drain region and the gate, thereby improving a switching speed.
    Type: Application
    Filed: November 18, 2008
    Publication date: May 21, 2009
    Inventors: Hyun Kwang Shin, Oh Hyeong Lee