Patents by Inventor Hyung-Ock Kim

Hyung-Ock Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7948263
    Abstract: A power gating circuit includes a logic circuit, a switching element and a retention flip-flop. The logic circuit is coupled between a first power rail and a virtual power rail. The switching element selectively couples the virtual power rail to a second power rail in response to a mode control signal indicating an active mode or a standby mode. The retention flip-flop selectively performs a flip-flop operation or a data retention operation in response to a voltage of the virtual power rail.
    Type: Grant
    Filed: March 8, 2010
    Date of Patent: May 24, 2011
    Assignees: Samsung Electronics Co., Ltd., Korea Advanced Institute of Science and Technology
    Inventors: Hyung-Ock Kim, Jung-Yun Choi, Bong-Hyun Lee, Mun-Jun Seo, Youngsoo Shin
  • Publication number: 20100231255
    Abstract: A power gating circuit includes a logic circuit, a switching element and a retention flip-flop. The logic circuit is coupled between a first power rail and a virtual power rail. The switching element selectively couples the virtual power rail to a second power rail in response to a mode control signal indicating an active mode or a standby mode. The retention flip-flop selectively performs a flip-flop operation or a data retention operation in response to a voltage of the virtual power rail.
    Type: Application
    Filed: March 8, 2010
    Publication date: September 16, 2010
    Inventors: Hyung-Ock Kim, Jung-Yun Choi, Bong-Hyun Lee, Jun Seomun, Youngsoo Shin
  • Patent number: 7755396
    Abstract: A low power semiconductor memory device using a power gating is disclosed. The semiconductor memory device includes a standard cell and a power gating cell. The standard cell is provided with a virtual supply voltage and a first supply voltage. The power gating cell generates the virtual supply voltage from a second supply voltage and provides the standard cell with the virtual supply voltage in response to a control signal. The virtual supply voltage and the first supply voltage are provided by a first metal layer and the second supply voltage is provided by a third metal layer. The power gating cell may include at least one slice block and isolator blocks. The respective slice block has a transistor for switching current. The isolator blocks are arranged on both sides of the slice block and insulate the slice block from outside.
    Type: Grant
    Filed: April 30, 2007
    Date of Patent: July 13, 2010
    Assignee: Korea Advanced Institute of Science and Technology
    Inventors: Youngsoo Shin, Hyung-Ock Kim
  • Publication number: 20080012424
    Abstract: A low power semiconductor memory device using a power gating is disclosed. The semiconductor memory device includes a standard cell and a power gating cell. The standard cell is provided with a virtual supply voltage and a first supply voltage. The power gating cell generates the virtual supply voltage from a second supply voltage and provides the standard cell with the virtual supply voltage in response to a control signal. The virtual supply voltage and the first supply voltage are provided by a first metal layer and the second supply voltage is provided by a third metal layer. The power gating cell may include at least one slice block and isolator blocks. The respective slice block has a transistor for switching current. The isolator blocks are arranged on both sides of the slice block and insulate the slice block from outside.
    Type: Application
    Filed: April 30, 2007
    Publication date: January 17, 2008
    Inventors: Youngsoo Shin, Hyung-Ock Kim