Patents by Inventor Hyung-Rok Lee

Hyung-Rok Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11941845
    Abstract: An apparatus for estimating a camera pose according to an embodiment of the present disclosure includes a similar image searcher, a clusterer, and an estimator. The similar image searcher searches for a plurality of images similar to an input image, from among a plurality of previously-stored images, based on the input image. The clusterer creates a cluster including at least some similar images meeting predetermined conditions, from among the plurality of similar images, based on viewpoint data tagged to each of the plurality of similar images. The estimator estimates a pose of a camera that has generated the input image, based on the cluster.
    Type: Grant
    Filed: September 22, 2020
    Date of Patent: March 26, 2024
    Assignee: MAXST CO., LTD.
    Inventors: Sang Rok Kim, Kyu Sung Cho, Jae Wan Park, Tae Yun Son, Hyung Min Lee
  • Patent number: 10056123
    Abstract: A method, apparatus and system for reducing memory latency is disclosed. In one embodiment, data between a host computer system and a memory is communicated via a port or a group of ports at the memory over multiple time intervals, wherein the host computer is coupled to the memory. Further, a command associated with the data is communicated between the host computer system and the memory via the port or the group of ports over a single time interval.
    Type: Grant
    Filed: October 16, 2014
    Date of Patent: August 21, 2018
    Assignee: Lattice Semiconductor Corporation
    Inventors: Alan Ruberg, Seung-Jong Lee, Hyung Rok Lee, Daeyun Shim, Dongyun Lee, Sungjoon Kim, Anu Murthy
  • Publication number: 20150032975
    Abstract: A method, apparatus and system for reducing memory latency is disclosed. In one embodiment, data between a host computer system and a memory is communicated via a port or a group of ports at the memory over multiple time intervals, wherein the host computer is coupled to the memory. Further, a command associated with the data is communicated between the host computer system and the memory via the port or the group of ports over a single time interval.
    Type: Application
    Filed: October 16, 2014
    Publication date: January 29, 2015
    Inventors: Alan Ruberg, Seung-Jong Lee, Hyung Rok Lee, Daeyun Shim, Dongyun Lee, Sungjoon Kim, Anu Murthy
  • Patent number: 8892825
    Abstract: A method, apparatus and system for reducing memory latency is disclosed. In one embodiment, data between a host computer system and a memory is communicated via a port or a group of ports at the memory over multiple time intervals, wherein the host computer is coupled to the memory. Further, a command associated with the data is communicated between the host computer system and the memory via the port or the group of ports over a single time interval.
    Type: Grant
    Filed: March 25, 2013
    Date of Patent: November 18, 2014
    Assignee: Silicon Image, Inc.
    Inventors: Alan Ruberg, Seung-jong Lee, Hyung Rok Lee, Daeyun Shim, Dongyun Lee, Sungjoon Kim, Anu Murthy
  • Publication number: 20130282991
    Abstract: A method, apparatus and system for reducing memory latency is disclosed. In one embodiment, data between a host computer system and a memory is communicated via a port or a group of ports at the memory over multiple time intervals, wherein the host computer is coupled to the memory. Further, a command associated with the data is communicated between the host computer system and the memory via the port or the group of ports over a single time interval.
    Type: Application
    Filed: March 25, 2013
    Publication date: October 24, 2013
    Inventors: Alan Ruberg, Seoung Jeong Lee, Hyung Rok Lee, Daeyun Shim, Dongyun Lee, Sungjoon Kim, Anu Murthy
  • Patent number: 8407427
    Abstract: A method, apparatus and system for reducing memory latency is disclosed. In one embodiment, data between a host computer system and a memory is communicated via a port or a group of ports at the memory over multiple time intervals, wherein the host computer is coupled to the memory. Further, a command associated with the data is communicated between the host computer system and the memory via the port or the group of ports over a single time interval.
    Type: Grant
    Filed: October 23, 2009
    Date of Patent: March 26, 2013
    Assignee: Silicon Image, Inc.
    Inventors: Alan Ruberg, Seoung Jeong Lee, Hyung Rok Lee, Daeyun Shim, Dongyun Lee, Sungjoon Kim, Anu Murthy
  • Publication number: 20110093156
    Abstract: Provided is a unit for displaying acceleration for a traveling apparatus. The unit for displaying acceleration for a traveling apparatus includes a sensor installed on an acceleration pedal operating to control a traveling speed of the traveling apparatus, and sensing operation of the acceleration pedal to transmit electric signal to the outside, and a light emission control module installed in the traveling apparatus, receiving the electric signal from the sensor and controlling light emission of one or a plurality of first lamps installed around taillights of the traveling apparatus. Therefore, when a driver presses an acceleration pedal while driving a traveling apparatus, an acceleration state of the traveling apparatus may be displayed to the outside to inform the state.
    Type: Application
    Filed: October 20, 2010
    Publication date: April 21, 2011
    Inventors: Hyung-Rok LEE, Seung-Hee LEE
  • Publication number: 20100106917
    Abstract: A method, apparatus and system for reducing memory latency is disclosed. In one embodiment, data between a host computer system and a memory is communicated via a port or a group of ports at the memory over multiple time intervals, wherein the host computer is coupled to the memory. Further, a command associated with the data is communicated between the host computer system and the memory via the port or the group of ports over a single time interval.
    Type: Application
    Filed: October 23, 2009
    Publication date: April 29, 2010
    Inventors: Alan Ruberg, Seoung Jeong Lee, Hyung Rok Lee, Daeyun Shim, Dongyun Lee, Sungjoon Kim, Anu Murthy
  • Patent number: 7102446
    Abstract: A phase lock loop (PLL) for controlling a sampling clock or other clock, and a data sampling circuit, transceiver, or other device including such a PLL. The PLL includes a multi-range VCO, at least one fine control loop for controlling the VCO, and a coarse control loop for controlling the VCO by changing its frequency-voltage characteristic. The coarse control loop includes a frequency lock detector and voltage range monitoring logic. Typically, the frequency lock detector locks operation of the coarse control loop when the difference between the VCO output clock frequency and a reference frequency decreases to within a predetermined threshold, and the unlocked coarse control loop employs the voltage range monitoring logic to change the VCO frequency-voltage characteristic when the VCO's fine control voltage leaves a predetermined range.
    Type: Grant
    Filed: February 11, 2005
    Date of Patent: September 5, 2006
    Assignee: Silicon Image, Inc.
    Inventors: Hyung-Rok Lee, Moon-Sang Hwang, Sang-Hyun Lee, Bong-Joon Lee, Deog-Kyoon Jeong