Patents by Inventor Hyung-tae Ji

Hyung-tae Ji has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7704892
    Abstract: A semiconductor device having a local interconnection layer and a method for manufacturing the same are provided. A local interconnection layer is formed in an interlayer dielectric (ILD) layer on an isolation layer and a junction layer, for covering a semiconductor substrate, the isolation layer, and a gate pattern. An etch stopper pattern having at least one layer for preventing the etching of the isolation layer is formed under the local interconnection layer. The etch stopper pattern having at least one layer for preventing the etching of the isolation layer can be included when forming the local interconnection layer, thereby preventing leakage current caused by the etching of the isolation layer, improving the electrical characteristics of a semiconductor device, and improving the yield of a process of manufacturing a semiconductor device.
    Type: Grant
    Filed: September 7, 2006
    Date of Patent: April 27, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-kyun Nam, Heon-jong Shin, Hyung-tae Ji
  • Publication number: 20070111456
    Abstract: A power semiconductor device may include a substrate having a first conductivity type. A drift region having a first conductivity type may be formed on an upper surface of the substrate. A body region having a second conductivity type may be formed on a surface of the drift region. A source region having the first conductivity type may be formed in the body region and may be spaced apart from the drift region. A gate electrode may be formed on the upper surface of the drift region. A drain electrode may be formed on a bottom surface of the substrate and may extending into the substrate to a depth.
    Type: Application
    Filed: November 14, 2006
    Publication date: May 17, 2007
    Inventors: Hyung-Tae Ji, Seung-Rok Lee
  • Publication number: 20070010090
    Abstract: A semiconductor device having a local interconnection layer and a method for manufacturing the same are provided. A local interconnection layer is formed in an interlayer dielectric (ILD) layer on an isolation layer and a junction layer, for covering a semiconductor substrate, the isolation layer, and a gate pattern. An etch stopper pattern having at least one layer for preventing the etching of the isolation layer is formed under the local interconnection layer. The etch stopper pattern having at least one layer for preventing the etching of the isolation layer can be included when forming the local interconnection layer, thereby preventing leakage current caused by the etching of the isolation layer, improving the electrical characteristics of a semiconductor device, and improving the yield of a process of manufacturing a semiconductor device.
    Type: Application
    Filed: September 7, 2006
    Publication date: January 11, 2007
    Inventors: Dong-kyun Nam, Heon-jong Shin, Hyung tae Ji
  • Patent number: 7122850
    Abstract: A semiconductor device having a local interconnection layer and a method for manufacturing the same are provided. A local interconnection layer is formed in an interlayer dielectric (ILD) layer on an isolation layer and a junction layer, for covering a semiconductor substrate, the isolation layer, and a gate pattern. An etch stopper pattern having at least one layer for preventing the etching of the isolation layer is formed under the local interconnection layer. The etch stopper pattern having at least one layer for preventing the etching of the isolation layer can be included when forming the local interconnection layer, thereby preventing leakage current caused by the etching of the isolation layer, improving the electrical characteristics of a semiconductor device, and improving the yield of a process of manufacturing a semiconductor device.
    Type: Grant
    Filed: August 30, 2002
    Date of Patent: October 17, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-kyun Nam, Heon-jong Shin, Hyung-tae Ji
  • Publication number: 20030049936
    Abstract: A semiconductor device having a local interconnection layer and a method for manufacturing the same are provided. A local interconnection layer is formed in an interlayer dielectric (ILD) layer on an isolation layer and a junction layer, for covering a semiconductor substrate, the isolation layer, and a gate pattern. An etch stopper pattern having at least one layer for preventing the etching of the isolation layer is formed under the local interconnection layer. The etch stopper pattern having at least one layer for preventing the etching of the isolation layer can be included when forming the local interconnection layer, thereby preventing leakage current caused by the etching of the isolation layer, improving the electrical characteristics of a semiconductor device, and improving the yield of a process of manufacturing a semiconductor device.
    Type: Application
    Filed: August 30, 2002
    Publication date: March 13, 2003
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Kyun Nam, Heon-Jong Shin, Hyung-Tae Ji