Patents by Inventor Ihl Hyun Cho

Ihl Hyun Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9753002
    Abstract: A humidity sensor and a method of manufacturing the same are provided where voids are formed within interconnects configured to facilitate the operation of the device and a humidity sensing material is deposited within the voids to detect the humidity. The accuracy with respect to the measurement of the humidity sensor is improved and manufacturing costs are lowered. The humidity sensor includes a substrate, a first interlayer insulating layer disposed on the substrate, first and second metal electrodes disposed adjacent to each other on the first interlayer insulating layer, an etch stop layer covering the first interlayer insulating layer and the first and second metal electrodes, a second interlayer insulating layer disposed on the first etch stop layer, voids formed within the second interlayer insulating layer, and a humidity sensing material deposited in the voids.
    Type: Grant
    Filed: January 27, 2015
    Date of Patent: September 5, 2017
    Assignee: Magnachip Semiconductor, Ltd.
    Inventors: Francois Hebert, Ihl Hyun Cho
  • Publication number: 20160025665
    Abstract: A humidity sensor and a method of manufacturing the same are provided where voids are formed within interconnects configured to facilitate the operation of the device and a humidity sensing material is deposited within the voids to detect the humidity. The accuracy with respect to the measurement of the humidity sensor is improved and manufacturing costs are lowered. The humidity sensor includes a substrate, a first interlayer insulating layer disposed on the substrate, first and second metal electrodes disposed adjacent to each other on the first interlayer insulating layer, an etch stop layer covering the first interlayer insulating layer and the first and second metal electrodes, a second interlayer insulating layer disposed on the first etch stop layer, voids formed within the second interlayer insulating layer, and a humidity sensing material deposited in the voids.
    Type: Application
    Filed: January 27, 2015
    Publication date: January 28, 2016
    Applicant: MAGNACHIP SEMICONDUCTOR, LTD.
    Inventors: Francois HEBERT, Ihl Hyun CHO
  • Patent number: 7452802
    Abstract: Disclosed herein is a method of forming metal wirings for high voltage elements. According to the present invention, after a copper film is formed, a wet etch process using an interlayer insulating film as an etch mask is performed to pattern the copper film. It is thus possible to form copper wirings for high voltage elements the width of which is very wide. Furthermore, a wet etch process using a chemical aqueous solution is performed instead of a copper polishing process. The cost for forming a metal wiring can be thus saved. Moreover, by controlling a wet etch time, the space between metal wirings, which is narrower than a width of the metal wiring, can be secured sufficiently.
    Type: Grant
    Filed: January 7, 2005
    Date of Patent: November 18, 2008
    Assignee: MangnaChip Semiconductor, Ltd.
    Inventor: Ihl Hyun Cho
  • Patent number: 7037822
    Abstract: Disclosed in a method of forming a metal line in a semiconductor device. The method includes the steps of sequentially forming a first etch stop film, a second interlayer insulating film and a BARC film on a first interlayer insulating film into which a metal line is buried, forming a photoresist pattern defining a trench in a given region of the BARC film, performing an etch process up to the second interlayer insulating film using the photoresist pattern as an etch mask to form a trench, removing the photoresist pattern and the BARC film by means of a first wet etch process, etching the first etch stop film by means of a second wet etch process using the second interlayer insulating film an as etch mask, and cleaning the resulting entire surface by means of a third wet etch process.
    Type: Grant
    Filed: December 10, 2003
    Date of Patent: May 2, 2006
    Assignee: Hynix Semiconductor Inc.
    Inventor: Ihl Hyun Cho
  • Patent number: 6982224
    Abstract: The present invention provides a method that can prevent an anti-diffusion film from being formed defectively on a porous dielectric film due to pores in method for forming metal wires in a semiconductor device in which the porous dielectric film is used as an insulating film between metal wires.
    Type: Grant
    Filed: June 29, 2004
    Date of Patent: January 3, 2006
    Assignee: Hynix Semiconductor Inc.
    Inventor: Ihl Hyun Cho
  • Patent number: 6828184
    Abstract: Disclosed is a method of manufacturing semiconductor devices. In the process of simultaneously forming a high voltage device and a low voltage device, a photoresist film for patterning a gate oxide film in a high voltage device is removed in a wet mode using a solvent. The polysilicon film used as the gate electrode is then formed without applying a vacuum. It is thus possible to increase reliability of the gate oxide film, and prevent damage of the gate oxide film due to ozone plasma and penetration of a grain protrusion of the polysilicon film into the gate oxide film. Accordingly, the breakdown voltage characteristic of the gate oxide film is improved.
    Type: Grant
    Filed: July 11, 2003
    Date of Patent: December 7, 2004
    Assignee: Hynix Semiconductor Inc.
    Inventor: Ihl Hyun Cho
  • Publication number: 20040224500
    Abstract: Provided is a method of forming a metal line of a semiconductor device, comprising the steps of forming an interlayer insulating film on a semiconductor substrate, forming a metal line shaped pattern by etching the interlayer insulating film, forming a diffusion stopper film in conformity with the whole surface of a resultant object in which the metal line shaped pattern is formed, forming a copper film on the diffusion stopper film, forming a copper metal line by chemically and mechanically polishing the copper film and the diffusion stopper film above the interlayer insulating film, attaching a titanium metal or a ruthenium metal to only the copper metal line selectively, and annealing the attached titanium metal or ruthenium metal.
    Type: Application
    Filed: December 30, 2003
    Publication date: November 11, 2004
    Inventor: Ihl Hyun Cho
  • Publication number: 20040014288
    Abstract: Disclosed is a method of manufacturing semiconductor devices. In the process of simultaneously forming a high voltage device and a low voltage device, a photoresist film for patterning a gate oxide film in a high voltage device is removed in a wet mode using a solvent. The polysilicon film used as the gate electrode is then formed without applying a vacuum. It is thus possible to increase reliability of the gate oxide film, and prevent damage of the gate oxide film due to ozone plasma and penetration of a grain protrusion of the polysilicon film into the gate oxide film. Accordingly, the breakdown voltage characteristic of the gate oxide film is improved.
    Type: Application
    Filed: July 11, 2003
    Publication date: January 22, 2004
    Inventor: Ihl Hyun Cho
  • Publication number: 20020084450
    Abstract: Disclosed is a semiconductor device having a gate structure comprising a gate oxide layer formed on a semiconductor substrate, a conductive layer formed on the gate oxide layer, and a metal oxide layer formed at the interface between the gate oxide layer and the conductive layer, thereby forming a metal oxide layer having a high-k dielectric constant to produce a gate structure having stable electrical parametrics and improved functional performance.
    Type: Application
    Filed: December 27, 2001
    Publication date: July 4, 2002
    Inventor: Ihl Hyun Cho