Patents by Inventor Il-Seok Seo

Il-Seok Seo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10559474
    Abstract: A semiconductor device includes interlayer insulating layers and conductive patterns alternately stacked over a pipe gate, a first slit and a second slit penetrating the interlayer insulating layers and the conductive patterns and crossing each other, an etch stop pad groove overlapping an intersection of the first slit and the second slit, arranged in the pipe gate, and connected to the first slit or the second slit, and slit insulating layers filling the first slit, the second slit and the etch stop pad groove.
    Type: Grant
    Filed: July 12, 2018
    Date of Patent: February 11, 2020
    Assignee: SK hynix Inc.
    Inventors: Myeong Seong Yoon, Il Seok Seo
  • Publication number: 20180323206
    Abstract: A semiconductor device includes interlayer insulating layers and conductive patterns alternately stacked over a pipe gate, a first slit and a second slit penetrating the interlayer insulating layers and the conductive patterns and crossing each other, an etch stop pad groove overlapping an intersection of the first slit and the second slit, arranged in the pipe gate, and connected to the first slit or the second slit, and slit insulating layers filling the first slit, the second slit and the etch stop pad groove.
    Type: Application
    Filed: July 12, 2018
    Publication date: November 8, 2018
    Inventors: Myeong Seong YOON, Il Seok SEO
  • Patent number: 10050052
    Abstract: A semiconductor device includes interlayer insulating layers and conductive patterns alternately stacked over a pipe gate, a first slit and a second slit penetrating the interlayer insulating layers and the conductive patterns and crossing each other, an etch stop pad groove overlapping an intersection of the first slit and the second slit, arranged in the pipe gate, and connected to the first slit or the second slit, and slit insulating layers filling the first slit, the second slit and the etch stop pad groove.
    Type: Grant
    Filed: August 8, 2016
    Date of Patent: August 14, 2018
    Assignee: SK Hynix Inc.
    Inventors: Myeong Seong Yoon, Il Seok Seo
  • Publication number: 20170256559
    Abstract: A semiconductor device includes interlayer insulating layers and conductive patterns alternately stacked over a pipe gate, a first slit and a second slit penetrating the interlayer insulating layers and the conductive patterns and crossing each other, an etch stop pad groove overlapping an intersection of the first slit and the second slit, arranged in the pipe gate, and connected to the first slit or the second slit, and slit insulating layers filling the first slit, the second slit and the etch stop pad groove.
    Type: Application
    Filed: August 8, 2016
    Publication date: September 7, 2017
    Inventors: Myeong Seong YOON, Il Seok SEO
  • Patent number: 8822285
    Abstract: A nonvolatile memory device includes a substrate including a cell region, contact regions and dummy contact regions. The contact regions and the dummy contact regions alternately are disposed. A plurality of word lines stacked at the cell region of the substrate and contact groups stacked at the contact regions and the dummy contact regions of the substrate. The contact groups include a plurality of pad layers being coupled to the word lines, and each of the contact groups has stepped structure disposed at a corresponding contact region.
    Type: Grant
    Filed: September 6, 2012
    Date of Patent: September 2, 2014
    Assignee: SK Hynix Inc.
    Inventors: Sung Min Hwang, Il Seok Seo
  • Publication number: 20130161821
    Abstract: A nonvolatile memory device includes a substrate including a cell region, contact regions and dummy contact regions. The contact regions and the dummy contact regions alternately are disposed. A plurality of word lines stacked at the cell region of the substrate and contact groups stacked at the contact regions and the dummy contact regions of the substrate. The contact groups include a plurality of pad layers being coupled to the word lines, and each of the contact groups has stepped structure disposed at a corresponding contact region.
    Type: Application
    Filed: September 6, 2012
    Publication date: June 27, 2013
    Inventors: Sung Min HWANG, Il Seok SEO
  • Publication number: 20080277665
    Abstract: A semiconductor device includes a conductive layer including a first and a second polysilicon layers having different grain boundaries, wherein a portion or an entire region of the first polysilicon layer is crystallized and wherein a grain boundary in a crystallized region is bigger than the grain boundary of the second polysilicon layer.
    Type: Application
    Filed: December 30, 2007
    Publication date: November 13, 2008
    Applicant: Hynix Semiconductor Inc.
    Inventors: Cha-Deok DONG, Il-Seok Seo
  • Patent number: 7368346
    Abstract: Device isolation insulation layers passing through an insulation layer and a substrate, are formed, and a portion of them is removed. The insulation layer is removed. A gate oxide layer and a first conductive layer sequentially formed over the device isolation insulation layers, are isolated. Portions of the device isolation insulation layers are removed to increase an effective area of the first conductive layer. A laminated layer is formed, over the gate oxide layer and the first conductive layer that are isolated, and a portion of it is removed. A second conductive layer is formed over a remaining portion of the laminated layer, filling a gap created by removing the portion of the laminated layer. Predetermined portions of the second conductive layer are removed, thereby forming gate structures.
    Type: Grant
    Filed: December 23, 2005
    Date of Patent: May 6, 2008
    Assignee: Hynix Semiconductor Inc.
    Inventor: Il-Seok Seo
  • Publication number: 20060246649
    Abstract: Device isolation insulation layers passing through an insulation layer and a substrate, are formed, and a portion of them is removed. The insulation layer is removed. A gate oxide layer and a first conductive layer sequentially formed over the device isolation insulation layers, are isolated. Portions of the device isolation insulation layers are removed to increase an effective area of the first conductive layer. A laminated layer is formed, over the gate oxide layer and the first conductive layer that are isolated, and a portion of it is removed. A second conductive layer is formed over a remaining portion of the laminated layer, filling a gap created by removing the portion of the laminated layer. Predetermined portions of the second conductive layer are removed, thereby forming gate structures.
    Type: Application
    Filed: December 23, 2005
    Publication date: November 2, 2006
    Inventor: Il-Seok Seo
  • Patent number: 5908735
    Abstract: A method of removing a polymer of a semiconductor device is disclosed including the steps of: forming a photoresist pattern on a to-be-etched layer; etching the to-be-etched layer using a mixed gas containing carbon/fluorine compound and oxygen gas with the use of the photoresist pattern; and removing the photoresist pattern at a temperature of below 200 C., and at the same time, dry-etching a polymer, the polymer being generated during the etching of the to-be-etched layer, the photoresist pattern being removed in a dry etching chamber.
    Type: Grant
    Filed: November 20, 1996
    Date of Patent: June 1, 1999
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Sang Wook Kim, Hae Jung Lee, Il Seok Seo