Patents by Inventor Il-Young Moon

Il-Young Moon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090315143
    Abstract: An integrated circuit device may include a substrate, a plurality of storage electrode landing pads on the substrate, and a plurality of storage electrodes. Each of the plurality of storage electrodes may be on a portion of a respective one of the plurality of storage electrode landing pads. In addition, an insulating support layer may be on the substrate, on portions of the storage electrode landing pads that are free of the storage electrodes, and on portions of sidewalls of storage electrodes. Moreover, portions of sidewalls of the storage electrodes may be free of the insulating support layer. Related methods and structures are also discussed.
    Type: Application
    Filed: June 25, 2009
    Publication date: December 24, 2009
    Inventors: Seung-ok Jung, Il-young Moon
  • Patent number: 7582925
    Abstract: An integrated circuit device may include a substrate, a plurality of storage electrode landing pads on the substrate, and a plurality of storage electrodes. Each of the plurality of storage electrodes may be on a portion of a respective one of the plurality of storage electrode landing pads. In addition, an insulating support layer may be on the substrate, on portions of the storage electrode landing pads that are free of the storage electrodes, and on portions of sidewalls of storage electrodes. Moreover, portions of sidewalls of the storage electrodes may be free of the insulating support layer. Related methods and structures are also discussed.
    Type: Grant
    Filed: June 28, 2006
    Date of Patent: September 1, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-ok Jung, Il-young Moon
  • Patent number: 7352050
    Abstract: In a fuse region of a semiconductor device, and a method of fabricating the same, the fuse region includes an interlayer insulating layer on a semiconductor substrate, a plurality of fuses on the interlayer insulating layer disposed in parallel with each other, a blocking layer on the interlayer insulating layer between each of the plurality of fuses and in parallel with the plurality of fuses, and a plurality of fuse grooves recessed into the interlayer insulating layer between each of the plurality of fuses and the blocking layer.
    Type: Grant
    Filed: March 15, 2005
    Date of Patent: April 1, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyuck-Jin Kang, Chang-Suk Hyun, Il-Young Moon, Kang-Yoon Lee, Kwang-bo Sim, Sang-Kil Jeon
  • Publication number: 20050212081
    Abstract: In a fuse region of a semiconductor device, and a method of fabricating the same, the fuse region includes an interlayer insulating layer on a semiconductor substrate, a plurality of fuses on the interlayer insulating layer disposed in parallel with each other, a blocking layer on the interlayer insulating layer between each of the plurality of fuses and in parallel with the plurality of fuses, and a plurality of fuse grooves recessed into the interlayer insulating layer between each of the plurality of fuses and the blocking layer.
    Type: Application
    Filed: March 15, 2005
    Publication date: September 29, 2005
    Inventors: Hyuck-Jin Kang, Chang-Suk Hyun, Il-Young Moon, Kang-Yoon Lee, Kwang-bo Sim, Sang-Kil Jeon
  • Patent number: 6080597
    Abstract: A test pattern structure and a misalignment measuring method for measuring a misalignment between multiple patterns happening during a semiconductor device fabrication process are disclosed. The test pattern structure includes a semiconductor substrate, a plurality of first conductive layer patterns, a plurality of second conductive layer patterns, a plurality of resistors, first and second pads, and a plurality of electrical connections. The first conductive layer patterns are formed spaced-apart on the semiconductor substrate in a predetermined direction, the second conductive layer patterns are formed spaced-apart on the semiconductor substrate, and the resistors are formed on the semiconductor substrate electrically connected to a respective one of the second conductive layer patterns.
    Type: Grant
    Filed: October 14, 1999
    Date of Patent: June 27, 2000
    Assignee: LG Semicon Co., Ltd.
    Inventor: Il-Young Moon