Patents by Inventor In-Taek JEONG

In-Taek JEONG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8519393
    Abstract: A thin film transistor array panel according to an exemplary embodiment of the present invention includes: a gate electrode disposed on an insulation substrate; a gate insulating layer disposed on the gate electrode; a semiconductor disposed on the gate insulating layer; an etching stop layer disposed on the semiconductor; an insulating layer disposed on the gate insulating layer; and a source electrode and a drain electrode overlapping the semiconductor. The semiconductor and the gate insulating layer have a first portion on which the etching stop layer and the insulating layer are disposed, and a second portion on which etching stop layer and the insulating layer are not disposed. The source electrode and the drain electrode are disposed on the second portion of the semiconductor and the gate insulating layer.
    Type: Grant
    Filed: June 24, 2010
    Date of Patent: August 27, 2013
    Assignee: Samsung Display Co., Ltd.
    Inventors: Tae-Young Choi, Hi-Kuk Lee, Bo-Sung Kim, Young-Min Kim, Seung-Hwan Cho, Young-Soo Yoon, Yeon-Taek Jeong, Seon-Pil Jang
  • Publication number: 20130171779
    Abstract: According to a method of manufacturing a thin film transistor substrate, a composition including a metal oxalate and a solvent for manufacturing an oxide semiconductor is coated to form a thin film, the thin film is annealed, and the thin film is patterned to form a semiconductor pattern.
    Type: Application
    Filed: November 6, 2012
    Publication date: July 4, 2013
    Applicants: Industry-Academic Cooperation Foundation, Yonsei University, Samsung Display Co., Ltd.
    Inventors: Yeon-Taek JEONG, Bo-Sung KIM, Doo-Hyoung LEE, Doo-Na KIM, Eun-Hye PARK, Dong-Lim KIM, Hyun-Jae KIM, You-Seung RIM, Hyun-Soo LIM
  • Publication number: 20130056828
    Abstract: A thin film transistor is provided. A thin film transistor according to an exemplary embodiment of the present invention includes: a substrate; a gate line disposed on the substrate and including a gate electrode; a semiconductor layer disposed on the substrate and including at least a portion overlapping the gate electrode; a gate insulating layer disposed between the gate line and the semiconductor layer; and a source electrode and a drain electrode disposed on the substrate and facing each other over a channel region of the semiconductor layer. The gate insulating layer includes a first region and a second region, the first region corresponds to the channel region of the semiconductor layer, the first region is made of a first material, the second region is made of a second material, and the first material and the second material have different atomic number ratios of carbon and silicon.
    Type: Application
    Filed: March 30, 2012
    Publication date: March 7, 2013
    Inventors: Yeon Taek JEONG, Bo Sung Kim, Doo-Hyoung Lee, June Whan Choi, Tae-Young Choi, Kano Masataka
  • Publication number: 20120244667
    Abstract: Provided is a precursor composition for an oxide semiconductor. The precursor composition for the oxide semiconductor includes a metal complex compound formed by a metal ion and an organic ligand, wherein the precursor composition is represented by the following Formula 1. MAn ??(Formula 1( Herein, M is a metal ion, A is an organic ligand which includes ?-substituted carboxylate, and n is a natural number.
    Type: Application
    Filed: August 1, 2011
    Publication date: September 27, 2012
    Inventors: Bo Sung KIM, Doo-Hyoung Lee, Yeon-Taek Jeong, Ki-Beom Lee, Young-Min Kim, Tae-Young Choi, Seon-Pil Jang, Kang-Moon Jo
  • Publication number: 20120146258
    Abstract: A method of making crystals from remains, including the steps of: recovering remains; pulverizing the remains to form bone powder having a particle size of 0.05 mm or less; mixing the bone powder with a natural mineral to form spherical seeds; putting the spherical seeds into a calcinator and then leaving them at a temperature of 900˜950° C. for 10˜20 minutes to form solid crystals; and cooling and then surface-treating the solid crystals. The method is advantageous in that the time and cost for forming crystals can be reduced by mixing bone powder with a natural mineral and then calcinating the mixture at lower temperature to form solid crystals.
    Type: Application
    Filed: December 10, 2010
    Publication date: June 14, 2012
    Inventors: Ok Pyung Kim, Hyun Taek Jeong
  • Publication number: 20120120362
    Abstract: A thin film transistor array panel includes a source electrode and a drain electrode on an insulating substrate, an oxide semiconductor on the insulating substrate and overlapping the source electrode and the drain electrode, a passivation layer overlapping the oxide semiconductor and on the insulating substrate, a gate electrode on the passivation layer, and a pixel electrode connected to the drain electrode. The gate electrode and the pixel electrode include a same material. The oxide semiconductor is between the source electrode and the gate electrode, and between the drain electrode and the gate electrode in a cross-sectional view of the thin film transistor array panel.
    Type: Application
    Filed: June 30, 2011
    Publication date: May 17, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tae-Young CHOI, Bo Sung KIM, Young Min KIM, Seon-Pil JANG, Kang Moon JO, Yeon Taek JEONG, Ki Beom LEE
  • Publication number: 20120100649
    Abstract: Provided is a method for manufacturing a film structure. The method for manufacturing the film structure n includes forming a layer of a precursor material on a substrate, preheating the precursor material, and irradiating the precursor material with microwave radiation to form the film structure.
    Type: Application
    Filed: May 3, 2011
    Publication date: April 26, 2012
    Inventors: Young-Min KIM, Seon-Pil JANG, Bo-Sung KIM, Yeon-Taek JEONG, Yong-Su LEE, Tae-Young CHOI, Ki-Beom LEE, Kang Moon JO
  • Publication number: 20110233536
    Abstract: A thin film transistor array panel including an oxide semiconductor layer realizing excellent stability and electrical characteristics and an easy method of manufacturing the same are provided. A thin film transistor array panel includes: a substrate; an oxide semiconductor layer disposed on the substrate and including a metal oxide selected from the group consisting of zinc oxide, tin oxide, and hafnium oxide; a gate electrode overlapping the oxide semiconductor layer; a gate insulating film disposed between the oxide semiconductor layer and the gate electrode; and a source electrode and a drain electrode disposed to at least partially overlap the oxide semiconductor layer and separated from each other.
    Type: Application
    Filed: July 20, 2010
    Publication date: September 29, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Min KIM, Yeon-Taek JEONG, Seon-Pil JANG, Seung-Hwan CHO, Bo-Sung KIM, Tae-Young CHOI
  • Publication number: 20110140094
    Abstract: A thin film transistor array panel according to an exemplary embodiment of the present invention includes: a gate electrode disposed on an insulation substrate; a gate insulating layer disposed on the gate electrode; a semiconductor disposed on the gate insulating layer; an etching stop layer disposed on the semiconductor; an insulating layer disposed on the gate insulating layer; and a source electrode and a drain electrode overlapping the semiconductor. The semiconductor and the gate insulating layer have a first portion on which the etching stop layer and the insulating layer are disposed, and a second portion on which etching stop layer and the insulating layer are not disposed.
    Type: Application
    Filed: June 24, 2010
    Publication date: June 16, 2011
    Inventors: Tae-Young Choi, Hi-Kuk Lee, Bo-Sung Kim, Young-Min Kim, Seung-Hwan Cho, Young-Soo Yoon, Yeon-Taek Jeong, Seon-Pil Jang
  • Patent number: 7894258
    Abstract: A flash memory device capable of efficiently determining whether most significant bit (MSB) programming has been performed is provided. The flash memory device includes a cell array, a control unit, and a determination unit. The cell array includes at least one flag cell for storing information about whether MSB programming has been performed on a multi-level cell. The control unit controls a program operation, a read operation, and an erasure operation with respect to the cell array. The determination unit receives flag data stored in the flag cells, performs an OR operation and/or an AND operation on the flag data, and generates a determination signal based on a result of the OR operation and/or the AND operation, wherein the determination signal represents whether the MSB programming has been performed.
    Type: Grant
    Filed: August 7, 2008
    Date of Patent: February 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Taek Jeong, Sang-Chul Kang, Kyong-Ae Kim
  • Patent number: 7862257
    Abstract: A cable guide device for a manhole includes a wall supporting plate supported against a wall surface of an entrance part of the manhole, a cable guide body positioned at the bottom part of the wall supporting plate, a rotation shaft mounted vertically to the cable guide body and the wall supporting plate so that the cable guide body can be rotated from side to side with regard to the wall supporting plate, and at least one guide roller which rotates integrally with a roller shaft combined with the cable guide body so as to guide the cable into at least one underground pipe.
    Type: Grant
    Filed: October 26, 2007
    Date of Patent: January 4, 2011
    Assignee: KT Corporation
    Inventors: Seong Taek Jeong, Jin Woo Han, Byong Soo Woo
  • Publication number: 20100308326
    Abstract: A thin-film transistor array panel includes: an insulating substrate; an oxide semiconductor layer that is formed on the insulating substrate and includes a metal inorganic salt and zinc acetate; a gate electrode overlapping with the oxide semiconductor layer; a gate insulating film that is interposed between the oxide semiconductor layer and the gate electrode; and a source electrode and a drain electrode that at least partially overlap the oxide semiconductor layer and are separated from each other.
    Type: Application
    Filed: May 28, 2010
    Publication date: December 9, 2010
    Applicants: Samsung Electronics Co., Ltd., Korea Advanced Institute of Science and Technology
    Inventors: Young-Min KIM, Bo-Sung Kim, Yeon-Taek Jeong, Tae-Young Choi, Seon-Pil Jang, Seung-Hwan Cho, Bo-Kyoung Ahn, Byeong-Soo Bae, Seok-Jun Seo
  • Publication number: 20100311611
    Abstract: An automated and computerized system for characterizing kinetic activities is disclosed. The system includes an optical unit with a controller chip. The controller chip has multiple reaction cells for simultaneously reacting samples of the catalyst under a range of reaction conditions and for optically monitoring the kinetic activity within each of the reaction cells: The system also preferably includes a temperature controller in thermal contact with the controller chip and an actuation device coupled to the controller chip for injecting and mixing samples of the catalyst with reagents into each of the reaction cells to form a product.
    Type: Application
    Filed: July 7, 2010
    Publication date: December 9, 2010
    Applicants: AUBURN UNIVERSITY, PUKYONG NATIONAL UNIVERSITY
    Inventors: Jong Wook Hong, Douglas C. Goodwin, Eduardus C. Duin, Sachin Jambovane, Robert Moore, Taek-Jeong Nam, Se-Kown Kim
  • Publication number: 20100152422
    Abstract: The present invention relates to a composition for preventing and treating acetaminophen induced liver injury comprising the protein extracts from porphyra yezoensis. The protein separated and purified from hot water extracts of porphyra yezoensis and having the molecular weight of 14 kDa measured by sodium dodecyl sulfate polyacrylamide gel electrophoresis manner has an excellent effect for inhibiting the oxidative injury of the liver tissue and the cell apoptosis of the liver cell induced by acetaminophen.
    Type: Application
    Filed: August 28, 2007
    Publication date: June 17, 2010
    Inventors: Taek-Jeong Nam, Mi-Jin Kwon, Hye-Jung Hwang
  • Patent number: 7684241
    Abstract: Methods of executing a multi-page copyback program in a non-volatile memory device are provided, where the non-volatile memory device includes a memory having a plurality of memory blocks. A page of data of the memory block having a first address is replaced responsive to a generated multi-page copyback program command. It is determined if the first address of the page of data is the same as a stored address of the page at which the failure was detected. The first address is incremented if it is determined that the first address and the stored address are not the same. The pages of data are replaced, the addressed are compared and the addresses are incremented until it is determined that the incremented address and the stored address are the same. Related devices and systems are also provided herein.
    Type: Grant
    Filed: August 23, 2007
    Date of Patent: March 23, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Chul Kang, Yong-Taek Jeong
  • Patent number: 7684246
    Abstract: A flash memory device may include a pump, a regulator to control the pump so that an output voltage of the pump is substantially maintained at a target voltage, and a control circuit to control the regulator so that the pump selectively generates a program voltage or an erase voltage. In some embodiments, the output voltage of the pump may be stepped in response to program loop iterations during a program operation, or set to a target voltage during an erase operation.
    Type: Grant
    Filed: August 17, 2006
    Date of Patent: March 23, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Taek Jeong, Jin-Yub Lee
  • Publication number: 20090245906
    Abstract: An image forming device includes a housing, a paper loading portion provided at an upper surface of the housing to load paper to be discharged and having a paper discharge hole, a fixing unit disposed in an upper region of the housing and used to fix a developer to the paper, and a cover to open or close an upper side of the fixing unit, the cover having one end protruding from the paper discharge hole.
    Type: Application
    Filed: February 5, 2009
    Publication date: October 1, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Yeon Taek JEONG, Jong In Kim
  • Publication number: 20090147574
    Abstract: A flash memory device capable of efficiently determining whether most significant bit (MSB) programming has been performed is provided. The flash memory device includes a cell array, a control unit, and a determination unit. The cell array includes at least one flag cell for storing information about whether MSB programming has been performed on a multi-level cell. The control unit controls a program operation, a read operation, and an erasure operation with respect to the cell array. The determination unit receives flag data stored in the flag cells, performs an OR operation and/or an AND operation on the flag data, and generates a determination signal based on a result of the OR operation and/or the AND operation, wherein the determination signal represents whether the MSB programming has been performed.
    Type: Application
    Filed: August 7, 2008
    Publication date: June 11, 2009
    Inventors: Yong Taek Jeong, Sang-Chul Kang, Kyong-Ae Kim
  • Patent number: 7515503
    Abstract: Embodiments of the invention provide a high voltage transfer circuit, a row decoder circuit comprising the high voltage transfer circuit, and a non-volatile semiconductor memory device comprising the high voltage transfer circuit. In one embodiment, the invention provides a high voltage transfer circuit of a semiconductor memory device comprising a high voltage switch comprising a high voltage transistor comprising a first terminal connected to a boosted voltage via a first depletion-type transistor and comprising a second terminal connected to an output node via a second depletion-type transistor. The high voltage transfer circuit further comprises a driver circuit adapted to drive the first and second depletion-type transistors and the high voltage transistor in response to an input signal.
    Type: Grant
    Filed: December 6, 2006
    Date of Patent: April 7, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Hoon Lee, Yong-Taek Jeong, Jin-Kook Kim
  • Patent number: 7508730
    Abstract: A semiconductor device includes a memory cell array and a command interface that is configured to receive a command from outside of the semiconductor memory device. The command interface is further configured to interpret the received command and to determine if the received command is a continuous operation command. The command interface outputs a command signal corresponding to the command and at least one flag signal that indicates a continuous operation section if the command is a continuous operation command. A control unit is configured to receive the command signal and the at least one flag signal output from the command interface, and to generate a pump control signal based on the received command signal and the at least one flag signal. A charge pump is configured to generate a voltage in response to the pump control signal for use in accessing the memory cell array to read write and/or erase data.
    Type: Grant
    Filed: November 30, 2006
    Date of Patent: March 24, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Taek Jeong, Sang-Chul Kang